Title: | Charge-Trapping-Induced Parasitic Capacitance and Resistance in SONOS TFTs Under Gate Bias Stress |
Authors: | Lin, Chia-Sheng Chen, Ying-Chung Chang, Ting-Chang Jian, Fu-Yen Li, Hung-Wei Chen, Shih-Ching Chuang, Ying-Shao Chen, Te-Chih Tai, Ya-Hsiang Lee, Ming-Hsien Chen, Jim-Shone 光電工程學系 Department of Photonics |
Keywords: | Capacitance-voltage characteristics;semiconductor device reliability;SONOS devices |
Issue Date: | 1-Mar-2011 |
Abstract: | This letter investigates the charge-trapping-induced parasitic resistance and capacitance in silicon-oxide-nitride-oxide-silicon thin-film transistors under positive and negative dc bias stresses. The results identify a parasitic capacitance in OFF-state C-V curve caused by electrons trapped in the gate insulator near the defined gate region during the positive stress, as well as the depletion induced by those trapped electrons. Meanwhile, the induced depletions in source/drain also degraded the I-V characteristic when the gate bias is larger than the threshold voltage. However, these degradations slightly recover when the trapped electrons are removed after negative bias stress. The electric field in the undefined gate region is also verified by TCAD simulation software. |
URI: | http://dx.doi.org/10.1109/LED.2010.2095819 http://hdl.handle.net/11536/9237 |
ISSN: | 0741-3106 |
DOI: | 10.1109/LED.2010.2095819 |
Journal: | IEEE ELECTRON DEVICE LETTERS |
Volume: | 32 |
Issue: | 3 |
Begin Page: | 321 |
End Page: | 323 |
Appears in Collections: | Articles |
Files in This Item:
If it is a zip file, please download the file and unzip it, then open index.html in a browser to view the full text content.