标题: | 以准分子雷射退火制作控制晶界位置之双闸极复晶矽薄膜电晶体之研究 Study on the Polycrystalline Silicon Thin-Film Transistors with Location-Controlled Grain Boundary and Double Gate Structure Using Excimer Laser Annealing |
作者: | 韦凯方 Kai-Fang Wei 郑晃忠 Huang-Chung Cheng 电子研究所 |
关键字: | 薄膜电晶体;复晶矽;双闸极;漏电流;Thin-film transistors;Polycrystalline silicon;Double gate;Leakage current |
公开日期: | 2006 |
摘要: | 近年来,复晶矽薄膜电晶体成为显示技术的关键元件,除了可以应用在系统面板(System on a Panel, SOP)上,于三维积体电路的实现具备相当大的应用潜力。虽然透过准分子雷射可有效的提升复晶矽薄膜电晶体复晶矽层的结晶性,但此方法仍有些许缺点,如随机的晶界分布、较窄的制程窗口等等。在这篇论文里,我们将提出一种易于控制的结晶方式,并利用该结晶方式配合双闸极结构来增进复晶矽薄膜电晶体的特性。 在第一个部分,我们称为梯台式通道结晶法(Elevated Channel Method)之侧向结晶方式将被用于制作控制晶界位置之复晶矽薄膜通道并加以探讨,我们将介绍此种单晶界复晶矽薄膜电晶体成长机制。因为底闸极结构梯台边缘区域提供了较厚非晶矽层,而在准分子雷射退火时得以扮演晶种的角色。当雷射能量密度控制使得较薄的元件通道区域全融,且接近角落较厚的区域半融,如此一来,由通道两边侧向成长的晶粒沿着相对的方向往通道中间成长,进而在通道的中心只形成单一晶界,因而得到大型的晶粒以提升元件的效能。各种各样的分析方法也将用来探讨晶界控制之复晶矽薄膜层,由扫描式电子显微镜,穿透式电子显微镜的分析中可知,我们观察到大约 0.6μm长的人为控制晶粒。 我们也利用该结晶方式,制作出双闸极低温复晶矽薄膜电晶体,并对其电特性加以研究。在没有任何氢化的处理之下,其N型元件之等效载子移动率更超过 1000 cm2/V-s,而P型元件则超过 340 cm2/V-s。我们观察到元件的均匀性也被提升,在量测二十个元件之下,载子移动率的标准差小于 50 cm2/V-s,临界电压的标准差小于 0.16 V,次临界摆幅之标准差则小于 0.04 V/decade。而透过双闸极之结构,我们也观察到较为陡峭之次临界摆幅以及较小的汲极诱导能障下降(DIBL)。此外,相较于传统结晶方式之上闸极薄膜电晶体,我们也获得八倍以上之驱动电流。 尽管双闸极结构之复晶矽薄膜电晶体表现出良好的电特性,然而在量测中发现部分元件之漏电流的问题却相当严重。我们认为漏电流来自于上下两个闸极在微影制程造成的不对称,导致一些随着梯台式通道结晶法形成的小晶粒在强闸极逆偏压时被空乏区所覆盖,导致当汲极端施加强电场时,一些缺陷中被捕捉的电子释放出来而形成漏电流,因此为了解决此问题,我们提出了低汲极掺杂(Lightly Doped Drain, LDD)之双闸极薄膜电晶体结构,以降低汲极端之电场,将漏电流抑制下来以提升电流开关比。然而低汲极掺杂也导致转导衰退与驱动电流减小,因此我们亦引入了上闸极内缩之结构,以避开小晶粒的方式,在不影响转导与驱动电流等电性情况下,达到抑制漏电流之效果。 In recent years, polycrystalline silicon (poly-Si) thin-film transistors (TFTs) were the key devices in flat-panel displays , System on a panel (SOP), and three dimensional integrated circuits (3D-ICs) applications. Although conventional top-gate poly-Si TFTs by excimer laser crystallization was an effective technology to improve the crystallinity of polycrystalline silicon thin films, there were still some drawbacks such as random grain boundaries, narrow process window, etc. In this thesis, we introduced so called elevated channel method to control the grain growth and the location of grain boundary. With the aid of this method and double gate structure, the high performance double gate poly-Si TFTs had been fabricated to obtain single grain boundary in the channel region. In the first part, single grain boundary (SGB) double gate (DG) thin-film transistors fabricated by excimer laser annealing were investigated. The mechanisms of elevated channel thin films were studied. A thick amorphous silicon region was formed in the both sides of elevated channel on the bottom gate which served as the seeds for the lateral grain growth during excimer laser irradiation. As the laser energy density was controlled to completely melt the thin region in the channel and partially melt the thick region near the corner, the lateral grain growth starting from the sides of elevated channel could progress along the direction toward the center of channel region. There was only one longitudinal grain boundary in the center of the channel. Thus, a large-grain polycrystalline silicon thin film which would lead to improved device performance was obtained. Various analyses were also performed to investigate the elevated channel thin films. From the analyses of scanning electron microscope (SEM), transmission electron microscope (TEM), large longitudinal grains artificially grown were observed to be about 0.6 μm. Electrical characteristics of single grain-boundary double-gate TFTs were also studied. High-performance SGB-DG-TFTs with equivalent field-effect mobility exceeding 1000 cm2/V-s for n-channel TFTs and 340 cm2/V-s for p-channel TFTs have been fabricated without any hydrogenation treatment. The uniformity was also improved by this method. If twenty SGB-DG-TFTs devices were taken into discussion, the standard deviation of equivalent field-effect mobility was smaller than 50 cm2/V-s and the standard deviation of Vth was smaller than 0.16 V, while that of subthreshold swing was smaller than 40 mV/decade. By means of double gate structure, we obtained steeper subthreshold swing and superior drain-induced- barrier-lowering (DIBL). Furthermore, SGB-DG-TFTs provided 8 times higher driving current than conventional TFTs. Although SGB-DG-TFTs exhibited high performance, leakage current issue was observed in some devices. The mechanism was demonstrated by the penetration of depletion region to the small grain accompanied with the elevated channel structure. During off-state operation, high drain bias voltage causing strong lateral electric field would release the trap charges and lead to the leakage current. Therefore, we proposed two methods for the purpose of the alleviation of leakage current, lightly doped drain (LDD) structure and shrunk gate engineering. For the LDD, the on/off current ratio was increased while the driving current was sacrificed. Therefore, we developed the shrunk gate engineering to achieve the goal of the suppression of leakage current without any sacrifice of transconductance and driving current. |
URI: | http://140.113.39.130/cdrfb3/record/nctu/#GT009411505 http://hdl.handle.net/11536/80420 |
显示于类别: | Thesis |
文件中的档案:
If it is a zip file, please download the file and unzip it, then open index.html in a browser to view the full text content.