标题: 适用于展频时脉之多重交替式转态取样技术与时脉资料回復电路
Clock and Data Recovery for Spread Spectrum Clock using Multiple Alternating Edge Sampling
作者: 郑元朴
Yuan-Pu Cheng
周世杰
Shyh-Jye Jou
电子研究所
关键字: 时脉资料回复电路;展频;交替式转态取样;相位内插器;锁像回路;Clock and Data Recovery;Spread Spectrum;Alternating Edge Sampling;Feed-Forward;Phase interpolator;Phase Locked Loops
公开日期: 2007
摘要: 在本论文中,我们提出一个操作在6Gbps,符合SATA第三代规格的时脉资料回复电路。本设计具备了频率合成回路与时脉回复回路之双回路,其各自独立的特性使得它适合应用在多通道的串列传输。而数位实现的时脉资料回复演算法可针对不同应用而弹性调整其回路特性,可增加应用性与可靠度。二阶的数位回路演算法可以克服频率上的误差并可适用于展频资料加以追踪与回复,并符合SATA第三代的要求。在回路中所使用之相位内插器高达1/32位元时间的相位解析度使得相位追踪误差小而不致增加位元错误率。
在高速时脉资料回复电路中,二元相位侦测器是主流的趋势。但是二元相位侦测的非线性行为却会为相位追踪回路带来诸多不利影响,如:增益随抖动量改变、稳态下震荡等。因此我们提出“多重交替式转态取样技术”,能有效的使二元相位侦测器的增益线性化,从而达到高速且稳定的相位追踪。
实作晶片使用联电标准临界电压90奈米互补式金氧半导体制程来制造,布局后之模拟的资料频率为5.5Gbps到6.5Gbps,回复时脉的峰对峰抖动值为17.52ps。在操作电压源为1.0V之下,电路总体功率为55mW。
In this thesis, we propose a CDR circuit that operates at 6Gbps and conform to specifications of SATA generation three. This design incorporates dual-loop, the frequency synthesize loop and clock/data recovery loop are independent from each other, making this CDR suitable for multi-channel serial link applications. The digitally implemented phase tracking algorithm is programmable to change the loop characteristic for different jitter conditions, enhancing the applicability. The 2nd-order digital loop algorithm can track frequency deviation and is therefore suitable for spread spectrum clock transmission. The tracking for SSC conforms to SATA generation three specifications. In the loops, The phase interpolator has a resolution of 1/32 UI and is enough to keep phase error small and BER low.
In the high speed CDR, binary phase detection is the mainstream. However the non-linear characteristic of binary phase detection introduces unwanted effects like PD gain varies with jitter amplitude, and oscillatory steady state of phase tracking. Therefore we propose the Multiple-Alternating Edge Sampling (M-AES) to linearize the PD gain and acquire high speed and stable phase detection.
The test chip is fabricated in UMC 90nm CMOS regular-Vt process. The post-layout simulated data rate from 5.5Gbps to 6.5Gbps, the peak-to-peak jitter is 17.52ps. The analog circuit power consumption is 55mW under 1.0V supply voltage.
URI: http://140.113.39.130/cdrfb3/record/nctu/#GT009411594
http://hdl.handle.net/11536/80509
显示于类别:Thesis


文件中的档案:

  1. 159401.pdf

If it is a zip file, please download the file and unzip it, then open index.html in a browser to view the full text content.