Full metadata record
DC FieldValueLanguage
dc.contributor.authorLi, Katherine Shu-Minen_US
dc.contributor.authorChang, Yao-Wenen_US
dc.contributor.authorLee, Chung-Lenen_US
dc.contributor.authorSul, Chauchinen_US
dc.contributor.authorChen, Jwu E.en_US
dc.date.accessioned2014-12-08T15:13:26Z-
dc.date.available2014-12-08T15:13:26Z-
dc.date.issued2007-09-01en_US
dc.identifier.issn0278-0070en_US
dc.identifier.urihttp://dx.doi.org/10.1109/TCAD.2007.895587en_US
dc.identifier.urihttp://hdl.handle.net/11536/10387-
dc.description.abstractWe propose a multilevel full-chip routing algorithm that improves testability and diagnosability, manufacturability, and signal integrity for yield enhancement. Two major issues are addressed. 1) The oscillation ring test (ORT) and its diagnosis scheme for interconnects based on the popular IEEE Standard 1500 are integrated into the multilevel routing framework to achieve testability enhancement. We augment the traditional multilevel framework of coarsening and uncoarsening by introducing a preprocessing stage that analyzes the interconnect structure for better resource estimation before the coarsening stage, and a final stage after uncoarsening that improves testability to achieve 100% interconnect fault coverage and maximal diagnosability. 2) We present a heuristic to reduce routing congestion to optimize the multiple-fault probability, chemical-mechanical polishing- and optical proximity correction-induced manufacturability, and crosstalk effects, for yield improvement. Experimental results on the Microelectronics Center for North Carolina benchmark circuits show that the proposed ORT method achieves 100% fault coverage and the optimal diagnosis resolution for interconnects. Further, the multilevel routing algorithm effectively balances the routing density to achieve 100% routing completion.en_US
dc.language.isoen_USen_US
dc.subjectinterconnecten_US
dc.subjectroutingen_US
dc.subjectsignal integrityen_US
dc.subjectyielden_US
dc.titleMultilevel full-chip routing with testability and yield enhancementen_US
dc.typeArticleen_US
dc.identifier.doi10.1109/TCAD.2007.895587en_US
dc.identifier.journalIEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMSen_US
dc.citation.volume26en_US
dc.citation.issue9en_US
dc.citation.spage1625en_US
dc.citation.epage1636en_US
dc.contributor.department交大名義發表zh_TW
dc.contributor.department電控工程研究所zh_TW
dc.contributor.departmentNational Chiao Tung Universityen_US
dc.contributor.departmentInstitute of Electrical and Control Engineeringen_US
dc.identifier.wosnumberWOS:000249309200008-
dc.citation.woscount5-
Appears in Collections:Articles


Files in This Item:

  1. 000249309200008.pdf

If it is a zip file, please download the file and unzip it, then open index.html in a browser to view the full text content.