Full metadata record
DC FieldValueLanguage
dc.contributor.authorLiu Chih-Weien_US
dc.contributor.authorChang Kuo-Chiangen_US
dc.contributor.authorOu Shih-Haoen_US
dc.contributor.authorChen Yu-Wenen_US
dc.date.accessioned2014-12-16T06:14:53Z-
dc.date.available2014-12-16T06:14:53Z-
dc.date.issued2013-11-21en_US
dc.identifier.govdocG06F007/00zh_TW
dc.identifier.urihttp://hdl.handle.net/11536/104977-
dc.description.abstractAn arithmetic module is provided, including a first adder, a first shifter coupled to the first adder, a multiplier coupled to the first shifter for receiving an external coefficient signal, a digit alignment unit coupled to the multiplier, a second adder coupled to the digit alignment unit, and a second shifter coupled to the second adder. The arithmetic module reduces the overall computation time effectively, as compared with a scalar processor, by employing a serial data connection design, and also significantly reduces power consumption of the digital signal processor by requiring fewer input and output ends than those of a multi-issue processor.zh_TW
dc.language.isozh_TWen_US
dc.titleARITHMETIC MODULE, DEVICE AND SYSTEMzh_TW
dc.typePatentsen_US
dc.citation.patentcountryUSAzh_TW
dc.citation.patentnumber20130311529zh_TW
Appears in Collections:Patents


Files in This Item:

  1. 20130311529.pdf

If it is a zip file, please download the file and unzip it, then open index.html in a browser to view the full text content.