標題: | Design on mixed-voltage I/O buffer with blocking NMOS and dynamic gate-controlled circuit for high-voltage-tolerant applications |
作者: | Ker, MD Chen, SL Tsai, CS 電機學院 College of Electrical and Computer Engineering |
公開日期: | 2005 |
摘要: | A new mixed-voltage I/O buffer with a blocking NMOS and a dynamic gate-controlled circuit for high-voltage-tolerant applications is proposed. The new proposed I/O buffer can receive the input signals with the voltage swing twice as high as the normal power supply voltage (VDD), which has been fabricated in a 0.25-mu m CMOS process to receive 5-V input signals without suffering gate-oxide reliability and circuit leakage issues. The new proposed mixed-voltage I/O buffer can be easily scaled down toward 0.18-mu m (or below) CMOS process to serve different mixed-voltage I/O interfaces, such as 1.8/3.3-V or 1.2/2.5-V applications. |
URI: | http://hdl.handle.net/11536/17766 |
ISBN: | 0-7803-8834-8 |
ISSN: | 0271-4302 |
期刊: | 2005 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), VOLS 1-6, CONFERENCE PROCEEDINGS |
起始頁: | 1859 |
結束頁: | 1862 |
顯示於類別: | 會議論文 |