完整後設資料紀錄
DC 欄位語言
dc.contributor.authorLee, Ren-Jieen_US
dc.contributor.authorLai, Ming-Fangen_US
dc.contributor.authorChen, Hung-Mingen_US
dc.date.accessioned2014-12-08T15:12:59Z-
dc.date.available2014-12-08T15:12:59Z-
dc.date.issued2007en_US
dc.identifier.isbn978-1-4244-0629-6en_US
dc.identifier.urihttp://hdl.handle.net/11536/10023-
dc.description.abstractDeep submicron effects drive the complication in designing chips, as well as in package designs and communications between package and board. As a result, the iterative interface design has been a time-consuming process. This paper proposes a novel and efficient approach to designating pinout for flip-chip BGA package when designing chipsets. The proposed approach can not only automate the assignment of more than 200 I/O pins on package, but also precisely evaluate package size which accommodates all pins with almost no void pin positions, as good as the one from manual design. Furthermore, the practical experience and techniques in designing such interface has been accounted for, including signal integrity, power delivery and routability. This efficient pin-out designation and package size estimation by pin-block design and floorplanning provides much faster turn around time, thus enormous improvement in meeting design schedule. The results on two real cases show that our methodology is effective in achieving almost the same dimensions in package size, compared with manual design in weeks, while simultaneously considering critical issues in package-board codesign. To the best of our knowledge, this is the first attempt in solving flip-chip pin-out placement problem in package-board codesign.en_US
dc.language.isoen_USen_US
dc.titleFast flip-chip pin-out designation respin by pin-block design and floorplanning for package-board codesignen_US
dc.typeProceedings Paperen_US
dc.identifier.journalPROCEEDINGS OF THE ASP-DAC 2007en_US
dc.citation.spage804en_US
dc.citation.epage809en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000246176800148-
顯示於類別:會議論文