完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Li, Katherine Shu-Min | en_US |
dc.contributor.author | Chang, Yao-Wen | en_US |
dc.contributor.author | Lee, Chung-Len | en_US |
dc.contributor.author | Sul, Chauchin | en_US |
dc.contributor.author | Chen, Jwu E. | en_US |
dc.date.accessioned | 2014-12-08T15:13:26Z | - |
dc.date.available | 2014-12-08T15:13:26Z | - |
dc.date.issued | 2007-09-01 | en_US |
dc.identifier.issn | 0278-0070 | en_US |
dc.identifier.uri | http://dx.doi.org/10.1109/TCAD.2007.895587 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/10387 | - |
dc.description.abstract | We propose a multilevel full-chip routing algorithm that improves testability and diagnosability, manufacturability, and signal integrity for yield enhancement. Two major issues are addressed. 1) The oscillation ring test (ORT) and its diagnosis scheme for interconnects based on the popular IEEE Standard 1500 are integrated into the multilevel routing framework to achieve testability enhancement. We augment the traditional multilevel framework of coarsening and uncoarsening by introducing a preprocessing stage that analyzes the interconnect structure for better resource estimation before the coarsening stage, and a final stage after uncoarsening that improves testability to achieve 100% interconnect fault coverage and maximal diagnosability. 2) We present a heuristic to reduce routing congestion to optimize the multiple-fault probability, chemical-mechanical polishing- and optical proximity correction-induced manufacturability, and crosstalk effects, for yield improvement. Experimental results on the Microelectronics Center for North Carolina benchmark circuits show that the proposed ORT method achieves 100% fault coverage and the optimal diagnosis resolution for interconnects. Further, the multilevel routing algorithm effectively balances the routing density to achieve 100% routing completion. | en_US |
dc.language.iso | en_US | en_US |
dc.subject | interconnect | en_US |
dc.subject | routing | en_US |
dc.subject | signal integrity | en_US |
dc.subject | yield | en_US |
dc.title | Multilevel full-chip routing with testability and yield enhancement | en_US |
dc.type | Article | en_US |
dc.identifier.doi | 10.1109/TCAD.2007.895587 | en_US |
dc.identifier.journal | IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS | en_US |
dc.citation.volume | 26 | en_US |
dc.citation.issue | 9 | en_US |
dc.citation.spage | 1625 | en_US |
dc.citation.epage | 1636 | en_US |
dc.contributor.department | 交大名義發表 | zh_TW |
dc.contributor.department | 電控工程研究所 | zh_TW |
dc.contributor.department | National Chiao Tung University | en_US |
dc.contributor.department | Institute of Electrical and Control Engineering | en_US |
dc.identifier.wosnumber | WOS:000249309200008 | - |
dc.citation.woscount | 5 | - |
顯示於類別: | 期刊論文 |