完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Chung Chung-Ping | en_US |
dc.contributor.author | Yang Hui-Chin | en_US |
dc.contributor.author | Chen Yi-Chi | en_US |
dc.date.accessioned | 2014-12-16T06:13:48Z | - |
dc.date.available | 2014-12-16T06:13:48Z | - |
dc.date.issued | 2014-09-30 | en_US |
dc.identifier.govdoc | G06F009/46 | zh_TW |
dc.identifier.govdoc | G06F009/50 | zh_TW |
dc.identifier.uri | http://hdl.handle.net/11536/104338 | - |
dc.description.abstract | A dynamic reconfigurable heterogeneous processor architecture with load balancing and dynamic allocation method thereof is disclosed. The present invention uses a work control logic unit to detect load imbalance between different types of processors, and employs a number of dynamic reconfigurable heterogeneous processors to offload the heavier loaded processors. Hardware utilization of such design can be enhanced, and variation in computation needs among different computation phases can be better handled. To design the dynamic reconfigurable heterogeneous processors, a method of how to choose the basic building blocks and place the routing components is included. With the present invention, performance can be maximized at a minimal hardware cost. Hence the dynamic reconfigurable heterogeneous processor(s) so constructed and the load balancing and dynamic allocation method together will have the best performance at least cost. | zh_TW |
dc.language.iso | zh_TW | en_US |
dc.title | Dynamic reconfigurable heterogeneous processor architecture with load balancing and dynamic allocation method thereof | zh_TW |
dc.type | Patents | en_US |
dc.citation.patentcountry | USA | zh_TW |
dc.citation.patentnumber | 08850448 | zh_TW |
顯示於類別: | 專利資料 |