完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Chen Wei-Zen | en_US |
dc.contributor.author | Wang Yan-Ting | en_US |
dc.date.accessioned | 2014-12-16T06:13:49Z | - |
dc.date.available | 2014-12-16T06:13:49Z | - |
dc.date.issued | 2014-08-19 | en_US |
dc.identifier.govdoc | H03L007/06 | zh_TW |
dc.identifier.govdoc | H03L007/08 | zh_TW |
dc.identifier.uri | http://hdl.handle.net/11536/104352 | - |
dc.description.abstract | The PLL includes a voltage-controlled oscillator (VCO), a frequency down conversion circuit, a phase-frequency detector (PFD), and an adjusting circuit. The VCO is configured to generate an output clock signal. The frequency down conversion circuit is configured to receive the output clock signal and an auxiliary clock signal, and to mix the output clock signal and the auxiliary clock signal to generate a feedback clock signal. By detecting the strength of the feedback clock signal, it provides an auxiliary signal to adjust the frequency of the output clock signal. The PFD is configured to compare the frequencies and the phases of the feedback clock signal and a reference clock signal to generate an adjusting signal. The adjusting circuit is configured to receive the adjusting signal, and to adjust the frequency of the output clock signal generated by the VCO according to the adjusting signal. | zh_TW |
dc.language.iso | zh_TW | en_US |
dc.title | Phase-locked loop | zh_TW |
dc.type | Patents | en_US |
dc.citation.patentcountry | USA | zh_TW |
dc.citation.patentnumber | 08810291 | zh_TW |
顯示於類別: | 專利資料 |