完整後設資料紀錄
DC 欄位語言
dc.contributor.authorChen Wei-Zenen_US
dc.contributor.authorWang Yan-Tingen_US
dc.date.accessioned2014-12-16T06:13:49Z-
dc.date.available2014-12-16T06:13:49Z-
dc.date.issued2014-08-19en_US
dc.identifier.govdocH03L007/06zh_TW
dc.identifier.govdocH03L007/08zh_TW
dc.identifier.urihttp://hdl.handle.net/11536/104352-
dc.description.abstractThe PLL includes a voltage-controlled oscillator (VCO), a frequency down conversion circuit, a phase-frequency detector (PFD), and an adjusting circuit. The VCO is configured to generate an output clock signal. The frequency down conversion circuit is configured to receive the output clock signal and an auxiliary clock signal, and to mix the output clock signal and the auxiliary clock signal to generate a feedback clock signal. By detecting the strength of the feedback clock signal, it provides an auxiliary signal to adjust the frequency of the output clock signal. The PFD is configured to compare the frequencies and the phases of the feedback clock signal and a reference clock signal to generate an adjusting signal. The adjusting circuit is configured to receive the adjusting signal, and to adjust the frequency of the output clock signal generated by the VCO according to the adjusting signal.zh_TW
dc.language.isozh_TWen_US
dc.titlePhase-locked loopzh_TW
dc.typePatentsen_US
dc.citation.patentcountryUSAzh_TW
dc.citation.patentnumber08810291zh_TW
顯示於類別:專利資料


文件中的檔案:

  1. 08810291.pdf

若為 zip 檔案,請下載檔案解壓縮後,用瀏覽器開啟資料夾中的 index.html 瀏覽全文。