完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Chiu Yi-Te | en_US |
dc.contributor.author | Chang Ming-Hung | en_US |
dc.contributor.author | Yang Hao-I | en_US |
dc.contributor.author | Hwang Wei | en_US |
dc.date.accessioned | 2014-12-16T06:13:59Z | - |
dc.date.available | 2014-12-16T06:13:59Z | - |
dc.date.issued | 2013-07-30 | en_US |
dc.identifier.govdoc | G11C008/00 | zh_TW |
dc.identifier.uri | http://hdl.handle.net/11536/104458 | - |
dc.description.abstract | An innovative dual-port subthreshold static random access memory (SRAM) cell for sub-threshold voltage operation is disclosed. During write mode, the dual-port subthreshold SRAM cell would cut off the positive feedback loop of the inverters and utilize the reverse short-channel effect to enhance write capability. The single-ended read/write port structure further reduces power consumption of the lengthy bit line. Therefore, the dual-port subthreshold SRAM cell is a suitable for long operation in a first-in first-out memory system. Although the lower voltage reduces the stability of the memory cell, the dual-port subthreshold SRAM cell of the present invention can still stably operate. | zh_TW |
dc.language.iso | zh_TW | en_US |
dc.title | Dual-port subthreshold SRAM cell | zh_TW |
dc.type | Patents | en_US |
dc.citation.patentcountry | USA | zh_TW |
dc.citation.patentnumber | 08498174 | zh_TW |
顯示於類別: | 專利資料 |