Full metadata record
DC FieldValueLanguage
dc.contributor.authorHsieh Chung-Yingen_US
dc.contributor.authorChang Ming-Hungen_US
dc.contributor.authorHwang Weien_US
dc.date.accessioned2014-12-16T06:14:12Z-
dc.date.available2014-12-16T06:14:12Z-
dc.date.issued2012-08-07en_US
dc.identifier.govdocH03L007/06zh_TW
dc.identifier.govdocH03L007/00zh_TW
dc.identifier.urihttp://hdl.handle.net/11536/104560-
dc.description.abstractA programmable clock generator, which is used in dynamic-voltage-and-frequency-scaling (DVFS) operated in Sub- and Near-Threshold region. The programmable clock generator includes first pulse generating unit and a pulse multiplier. A first counter is configured to generate a first counting signal, so as to control the phase detector comparing the phase difference between a first pulse signal and a second pulse signal. A first control signal is transmitted by a control unit in accordance with a phase difference signal, and the phase of the second pulse signal is adjusted by a lock-in delay unit, so that a predetermined phase is generated between the first pulse signal and the second pulse signal. The PVT variation may be compensated by the programmable clock generator during the sub threshold region. Therefore, the period of reference clock is in the locking range of lock-in delay line.zh_TW
dc.language.isozh_TWen_US
dc.titleProgrammable clock generator used in dynamic-voltage-and-frequency-scaling (DVFS) operated in sub- and near- threshold regionzh_TW
dc.typePatentsen_US
dc.citation.patentcountryUSAzh_TW
dc.citation.patentnumber08237477zh_TW
Appears in Collections:Patents


Files in This Item:

  1. 08237477.pdf

If it is a zip file, please download the file and unzip it, then open index.html in a browser to view the full text content.