完整後設資料紀錄
| DC 欄位 | 值 | 語言 |
|---|---|---|
| dc.contributor.author | Chuang Ching-Te | en_US |
| dc.contributor.author | Lin Yi-Wei | en_US |
| dc.contributor.author | Chen Chia-Cheng | en_US |
| dc.contributor.author | Shih Wei-Chiang | en_US |
| dc.date.accessioned | 2014-12-16T06:14:13Z | - |
| dc.date.available | 2014-12-16T06:14:13Z | - |
| dc.date.issued | 2012-07-03 | en_US |
| dc.identifier.govdoc | G11C007/10 | zh_TW |
| dc.identifier.govdoc | G11C008/00 | zh_TW |
| dc.identifier.uri | http://hdl.handle.net/11536/104571 | - |
| dc.description.abstract | A Random Access Memory (RAM) is provided. The RAM includes a plurality of word-line drivers, at least a first tracking transistor and a second tracking transistor. Each word-line driver has an input node receiving a decoding signal, a power node receiving an operation voltage and a driving node driving a word-line. In an embodiment, the first tracking transistor has two channel terminal nodes respectively coupled to the driving node of one of the word-line driver and a channel terminal node of the second tracking transistor; wherein the first tracking transistor has electronic characteristics tracking those of a driving transistor of word-line driver, and the second tracking transistor has electronic characteristics tracking those of pass-gate transistor(s) in each cell of the RAM. | zh_TW |
| dc.language.iso | zh_TW | en_US |
| dc.title | Variation-tolerant word-line under-drive scheme for random access memory | zh_TW |
| dc.type | Patents | en_US |
| dc.citation.patentcountry | USA | zh_TW |
| dc.citation.patentnumber | 08213257 | zh_TW |
| 顯示於類別: | 專利資料 | |

