完整後設資料紀錄
DC 欄位語言
dc.contributor.authorChuang Ching-Teen_US
dc.contributor.authorLin Yi-Weien_US
dc.contributor.authorChen Chia-Chengen_US
dc.contributor.authorShih Wei-Chiangen_US
dc.date.accessioned2014-12-16T06:14:13Z-
dc.date.available2014-12-16T06:14:13Z-
dc.date.issued2012-07-03en_US
dc.identifier.govdocG11C007/10zh_TW
dc.identifier.govdocG11C008/00zh_TW
dc.identifier.urihttp://hdl.handle.net/11536/104571-
dc.description.abstractA Random Access Memory (RAM) is provided. The RAM includes a plurality of word-line drivers, at least a first tracking transistor and a second tracking transistor. Each word-line driver has an input node receiving a decoding signal, a power node receiving an operation voltage and a driving node driving a word-line. In an embodiment, the first tracking transistor has two channel terminal nodes respectively coupled to the driving node of one of the word-line driver and a channel terminal node of the second tracking transistor; wherein the first tracking transistor has electronic characteristics tracking those of a driving transistor of word-line driver, and the second tracking transistor has electronic characteristics tracking those of pass-gate transistor(s) in each cell of the RAM.zh_TW
dc.language.isozh_TWen_US
dc.titleVariation-tolerant word-line under-drive scheme for random access memoryzh_TW
dc.typePatentsen_US
dc.citation.patentcountryUSAzh_TW
dc.citation.patentnumber08213257zh_TW
顯示於類別:專利資料


文件中的檔案:

  1. 08213257.pdf

若為 zip 檔案,請下載檔案解壓縮後,用瀏覽器開啟資料夾中的 index.html 瀏覽全文。