完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Chuang Ching-Te | en_US |
dc.contributor.author | Lu Chien-Yu | en_US |
dc.date.accessioned | 2014-12-16T06:14:19Z | - |
dc.date.available | 2014-12-16T06:14:19Z | - |
dc.date.issued | 2011-07-05 | en_US |
dc.identifier.govdoc | H03B001/00 | zh_TW |
dc.identifier.govdoc | H03K003/00 | zh_TW |
dc.identifier.govdoc | H03K019/0175 | zh_TW |
dc.identifier.govdoc | H03K019/094 | zh_TW |
dc.identifier.govdoc | H02M003/07 | zh_TW |
dc.identifier.govdoc | H03K017/16 | zh_TW |
dc.identifier.uri | http://hdl.handle.net/11536/104656 | - |
dc.description.abstract | A high load driving device is disclosed. The driving device comprises an inverter receiving a digital voltage. The inverter reverses the digital voltage, and then sends out it. The output terminal of the inverter is coupled to a capacitor, a first P-type field-effect transistor (FET), a second P-type FET, a first N-type FET, and a third N-type FET. A push-up circuit is composed of these transistors and a second N-type FET and coupled to a P-type push-up FET. A load is coupled to a high voltage through the P-type push-up FET. When the digital voltage rises from a low level to a high level, the push-up circuit utilizes the original voltage drop of the capacitor to control the P-type push-up FET, whereby the gate voltage of the P-type push-up FET is at a low stabilization voltage that is lower than the ground potential. Then, the load is driven rapidly. | zh_TW |
dc.language.iso | zh_TW | en_US |
dc.title | High load driving device | zh_TW |
dc.type | Patents | en_US |
dc.citation.patentcountry | USA | zh_TW |
dc.citation.patentnumber | 07973564 | zh_TW |
顯示於類別: | 專利資料 |