完整後設資料紀錄
DC 欄位語言
dc.contributor.authorLaien_US
dc.contributor.authorChi-Chenen_US
dc.contributor.authorHwangen_US
dc.contributor.authorWeien_US
dc.date.accessioned2014-12-16T06:14:22Z-
dc.date.available2014-12-16T06:14:22Z-
dc.date.issued2010-12-07en_US
dc.identifier.govdocG06F017/14zh_TW
dc.identifier.govdocG06F015/00zh_TW
dc.identifier.urihttp://hdl.handle.net/11536/104687-
dc.description.abstractThe present invention discloses a fast Fourier transform (FFT) processor based on multiple-path delay commutator architecture. A pipelined architecture is used and is divided into 4 stages with 8 parallel data path. Yet, only three physical computation stages are implemented. The process or uses the block floating point method to maintain the signal-to-noise ratio. Internal storage elements are required in the method to hold and switch intermediate data. With good circuit partition, the storage elements can adjust their capacity for different modes, from 16-point to 4096-point FFTs, by turning on or turning off the storage elements.zh_TW
dc.language.isozh_TWen_US
dc.titlePipeline-based reconfigurable mixed-radix FFT processorzh_TW
dc.typePatentsen_US
dc.citation.patentcountryUSAzh_TW
dc.citation.patentnumber07849123zh_TW
顯示於類別:專利資料


文件中的檔案:

  1. 07849123.pdf

若為 zip 檔案,請下載檔案解壓縮後,用瀏覽器開啟資料夾中的 index.html 瀏覽全文。