完整後設資料紀錄
DC 欄位語言
dc.contributor.authorHUANG Juinn-Daren_US
dc.contributor.authorLu Jhih-Hongen_US
dc.contributor.authorLin Bu-Chingen_US
dc.contributor.authorJou Jing-Yangen_US
dc.date.accessioned2014-12-16T06:15:24Z-
dc.date.available2014-12-16T06:15:24Z-
dc.date.issued2011-06-23en_US
dc.identifier.govdocG06F007/50zh_TW
dc.identifier.urihttp://hdl.handle.net/11536/105289-
dc.description.abstractA compressor tree synthesis algorithm, named DOCT, which guarantees the delay optimal implementation in LUT-based FPGAs. Given a targeted K-input LUT architecture, DOCT firstly derives a finite set of prime patterns as essential building blocks. Then, it shows that a delay optimal compressor tree can always be constructed by those derived prime patterns via integer linear programming (ILP). Without loss of delay optimality, a post-processing procedure is invoked to reduce the number of demanded LUTs for the generated compressor tree design. DOCT has been evaluated over a broad set of benchmark circuits. The DOCT reduces the depth of the compressor tree and the number of LUTs based on the modern 8-input LUT-based FPGA architecture.zh_TW
dc.language.isozh_TWen_US
dc.titleDELAY OPTIMAL COMPRESSOR TREE SYNTHESIS FOR LUT-BASED FPGASzh_TW
dc.typePatentsen_US
dc.citation.patentcountryUSAzh_TW
dc.citation.patentnumber20110153709zh_TW
顯示於類別:專利資料


文件中的檔案:

  1. 20110153709.pdf

若為 zip 檔案,請下載檔案解壓縮後,用瀏覽器開啟資料夾中的 index.html 瀏覽全文。