完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | HUANG Juinn-Dar | en_US |
dc.contributor.author | Lu Jhih-Hong | en_US |
dc.contributor.author | Lin Bu-Ching | en_US |
dc.contributor.author | Jou Jing-Yang | en_US |
dc.date.accessioned | 2014-12-16T06:15:24Z | - |
dc.date.available | 2014-12-16T06:15:24Z | - |
dc.date.issued | 2011-06-23 | en_US |
dc.identifier.govdoc | G06F007/50 | zh_TW |
dc.identifier.uri | http://hdl.handle.net/11536/105289 | - |
dc.description.abstract | A compressor tree synthesis algorithm, named DOCT, which guarantees the delay optimal implementation in LUT-based FPGAs. Given a targeted K-input LUT architecture, DOCT firstly derives a finite set of prime patterns as essential building blocks. Then, it shows that a delay optimal compressor tree can always be constructed by those derived prime patterns via integer linear programming (ILP). Without loss of delay optimality, a post-processing procedure is invoked to reduce the number of demanded LUTs for the generated compressor tree design. DOCT has been evaluated over a broad set of benchmark circuits. The DOCT reduces the depth of the compressor tree and the number of LUTs based on the modern 8-input LUT-based FPGA architecture. | zh_TW |
dc.language.iso | zh_TW | en_US |
dc.title | DELAY OPTIMAL COMPRESSOR TREE SYNTHESIS FOR LUT-BASED FPGAS | zh_TW |
dc.type | Patents | en_US |
dc.citation.patentcountry | USA | zh_TW |
dc.citation.patentnumber | 20110153709 | zh_TW |
顯示於類別: | 專利資料 |