Full metadata record
| DC Field | Value | Language |
|---|---|---|
| dc.contributor.author | WU, Jau-Yet | en_US |
| dc.contributor.author | Chang, Hsie-Chia | en_US |
| dc.date.accessioned | 2014-12-16T06:15:56Z | - |
| dc.date.available | 2014-12-16T06:15:56Z | - |
| dc.date.issued | 2008-08-07 | en_US |
| dc.identifier.govdoc | G06F007/38 | zh_TW |
| dc.identifier.govdoc | H04K001/00 | zh_TW |
| dc.identifier.uri | http://hdl.handle.net/11536/105578 | - |
| dc.description.abstract | A method for realizing a finite field divider architecture is proposed, in which all standard basis of a divider are transformed into the composite field basis, and the circuit is realized using subfield multiplier, squarer, adder and lookup table over this composite field. The user can finish a division operation within one clock cycle and accomplish the requirement of low complexity. In many finite field operations, divider circuits like this are very helpful to RS/BCH decoders or ECC/Security processors. | zh_TW |
| dc.language.iso | zh_TW | en_US |
| dc.title | METHOD FOR REALIZING FINITE FIELD DIVIDER ARCHITECTURE | zh_TW |
| dc.type | Patents | en_US |
| dc.citation.patentcountry | USA | zh_TW |
| dc.citation.patentnumber | 20080189346 | zh_TW |
| Appears in Collections: | Patents | |
Files in This Item:
If it is a zip file, please download the file and unzip it, then open index.html in a browser to view the full text content.

