Full metadata record
DC FieldValueLanguage
dc.contributor.authorWU, Jau-Yeten_US
dc.contributor.authorChang, Hsie-Chiaen_US
dc.date.accessioned2014-12-16T06:15:56Z-
dc.date.available2014-12-16T06:15:56Z-
dc.date.issued2008-08-07en_US
dc.identifier.govdocG06F007/38zh_TW
dc.identifier.govdocH04K001/00zh_TW
dc.identifier.urihttp://hdl.handle.net/11536/105578-
dc.description.abstractA method for realizing a finite field divider architecture is proposed, in which all standard basis of a divider are transformed into the composite field basis, and the circuit is realized using subfield multiplier, squarer, adder and lookup table over this composite field. The user can finish a division operation within one clock cycle and accomplish the requirement of low complexity. In many finite field operations, divider circuits like this are very helpful to RS/BCH decoders or ECC/Security processors.zh_TW
dc.language.isozh_TWen_US
dc.titleMETHOD FOR REALIZING FINITE FIELD DIVIDER ARCHITECTUREzh_TW
dc.typePatentsen_US
dc.citation.patentcountryUSAzh_TW
dc.citation.patentnumber20080189346zh_TW
Appears in Collections:Patents


Files in This Item:

  1. 20080189346.pdf

If it is a zip file, please download the file and unzip it, then open index.html in a browser to view the full text content.