完整後設資料紀錄
DC 欄位語言
dc.contributor.authorLee, Chen-Yien_US
dc.contributor.authorLiu, Tsu-Mingen_US
dc.date.accessioned2014-12-16T06:16:10Z-
dc.date.available2014-12-16T06:16:10Z-
dc.date.issued2006-11-23en_US
dc.identifier.govdocG06K009/40zh_TW
dc.identifier.govdocG06K009/36zh_TW
dc.identifier.urihttp://hdl.handle.net/11536/105682-
dc.description.abstractThis invention provides the unique and high-throughput architecture for multiple video standards. Particularly, we propose a novel scheme to integrate the standard in-loop filter and the informative post-loop filter. Due to the non-standardization of post filter, it provides high freedom to develop a certain suitable algorithm for the integration with loop-filter. We modify the post filter algorithm to make a compromise between hardware integration complexity and performance loss. Further, we propose a hybrid scheduling to reduce the processing cycles and improve the system throughput. The main idea is that we use four pixel buffers to keep the intermediate pixel value and perform the horizontal and vertical filtering process in one hybrid scheduling flow. In our approach, we reduce processing cycles, and the synthesized gate counts are very small. Meanwhile, the synthesized results also indicate lower cost for hardware.zh_TW
dc.language.isozh_TWen_US
dc.titleDual-mode high throughput de-blocking filterzh_TW
dc.typePatentsen_US
dc.citation.patentcountryUSAzh_TW
dc.citation.patentnumber20060262990zh_TW
顯示於類別:專利資料


文件中的檔案:

  1. 20060262990.pdf

若為 zip 檔案,請下載檔案解壓縮後,用瀏覽器開啟資料夾中的 index.html 瀏覽全文。