完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Lee, Chen-Yi | en_US |
dc.contributor.author | Liu, Tsu-Ming | en_US |
dc.date.accessioned | 2014-12-16T06:16:10Z | - |
dc.date.available | 2014-12-16T06:16:10Z | - |
dc.date.issued | 2006-11-23 | en_US |
dc.identifier.govdoc | G06K009/40 | zh_TW |
dc.identifier.govdoc | G06K009/36 | zh_TW |
dc.identifier.uri | http://hdl.handle.net/11536/105682 | - |
dc.description.abstract | This invention provides the unique and high-throughput architecture for multiple video standards. Particularly, we propose a novel scheme to integrate the standard in-loop filter and the informative post-loop filter. Due to the non-standardization of post filter, it provides high freedom to develop a certain suitable algorithm for the integration with loop-filter. We modify the post filter algorithm to make a compromise between hardware integration complexity and performance loss. Further, we propose a hybrid scheduling to reduce the processing cycles and improve the system throughput. The main idea is that we use four pixel buffers to keep the intermediate pixel value and perform the horizontal and vertical filtering process in one hybrid scheduling flow. In our approach, we reduce processing cycles, and the synthesized gate counts are very small. Meanwhile, the synthesized results also indicate lower cost for hardware. | zh_TW |
dc.language.iso | zh_TW | en_US |
dc.title | Dual-mode high throughput de-blocking filter | zh_TW |
dc.type | Patents | en_US |
dc.citation.patentcountry | USA | zh_TW |
dc.citation.patentnumber | 20060262990 | zh_TW |
顯示於類別: | 專利資料 |