完整後設資料紀錄
DC 欄位語言
dc.contributor.authorHwang, TSen_US
dc.contributor.authorLu, NPen_US
dc.contributor.authorChung, CPen_US
dc.date.accessioned2014-12-08T15:02:24Z-
dc.date.available2014-12-08T15:02:24Z-
dc.date.issued1996-09-01en_US
dc.identifier.issn1350-2387en_US
dc.identifier.urihttp://hdl.handle.net/11536/1073-
dc.description.abstractSoftware cache coherence schemes are very desirable in the design of scalable multiprocessors and massively parallel processors. The authors propose a software cache coherence scheme named 'delayed precise invalidation' (DPI). DPI is based on compiler-time markings of references and a hardware local invalidation of stale data in parallel and selectively. With a small amount of additional hardware and a small set of cache management instructions, this scheme provides more cacheability and allows invalidation of partial elements in an array, overcoming some inefficiencies and deficiencies of previous software cache coherence schemes.en_US
dc.language.isoen_USen_US
dc.subjectcache coherenceen_US
dc.subjectcompilersen_US
dc.subjectinvalidationen_US
dc.titleDelayed precise invalidation - A software cache coherence schemeen_US
dc.typeArticleen_US
dc.identifier.journalIEE PROCEEDINGS-COMPUTERS AND DIGITAL TECHNIQUESen_US
dc.citation.volume143en_US
dc.citation.issue5en_US
dc.citation.spage337en_US
dc.citation.epage344en_US
dc.contributor.department交大名義發表zh_TW
dc.contributor.department資訊工程學系zh_TW
dc.contributor.departmentNational Chiao Tung Universityen_US
dc.contributor.departmentDepartment of Computer Scienceen_US
dc.identifier.wosnumberWOS:A1996VP48100014-
dc.citation.woscount1-
顯示於類別:期刊論文


文件中的檔案:

  1. A1996VP48100014.pdf

若為 zip 檔案,請下載檔案解壓縮後,用瀏覽器開啟資料夾中的 index.html 瀏覽全文。