完整後設資料紀錄
DC 欄位語言
dc.contributor.authorLiang, Sheng-Chuanen_US
dc.contributor.authorHuang, Ding-Jyunen_US
dc.contributor.authorHo, Chen-Kangen_US
dc.contributor.authorHong, Hao-Chiaoen_US
dc.date.accessioned2014-12-08T15:14:26Z-
dc.date.available2014-12-08T15:14:26Z-
dc.date.issued2007en_US
dc.identifier.isbn978-1-4244-1359-1en_US
dc.identifier.urihttp://hdl.handle.net/11536/10999-
dc.description.abstractThis paper demonstrates a 10GS/s, 4-bit, flash analog-to-digital converter (ADC) and current-steering digital-to-analog converter (DAC) pair for the design or advanced serial-link transceivers. Current mode logic (CML) gates are used to alleviate the severe power bouncing. The active feedback amplifiers, CML, and wave-pipelining technique help achieve the ultimate 10 GHz sampling rate. A design-for-testability circuit using the digital loop-back scheme is added to address the difficulty of at-speed measurements. The experimental results show that the cascaded ADC and DAC pair achieves a 27.3 dBc spurious-free dynamic range and a 25.0 dB signal-to-noise ratio with the 1.11 GHz, -1 dBm stimulus. It corresponds to an ENOB of 3.86 bits. The test chip totally consumes 420 mW from a 1.2V supply. The areas of the ADC and DAC are 0.1575 mm(2) and 0.0636 mm(2), respectively in 0.13 mu m CMOS technology.en_US
dc.language.isoen_USen_US
dc.title10GSamples/s, 4-bit, 1.2V, design-for-testability ADC and DAC in 0.13 mu m CMOS technologyen_US
dc.typeProceedings Paperen_US
dc.identifier.journal2007 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE, PROCEEDINGS OF TECHNICAL PAPERSen_US
dc.citation.spage416en_US
dc.citation.epage419en_US
dc.contributor.department電控工程研究所zh_TW
dc.contributor.departmentInstitute of Electrical and Control Engineeringen_US
dc.identifier.wosnumberWOS:000253273200105-
顯示於類別:會議論文