完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Liang, Sheng-Chuan | en_US |
dc.contributor.author | Huang, Ding-Jyun | en_US |
dc.contributor.author | Ho, Chen-Kang | en_US |
dc.contributor.author | Hong, Hao-Chiao | en_US |
dc.date.accessioned | 2014-12-08T15:14:26Z | - |
dc.date.available | 2014-12-08T15:14:26Z | - |
dc.date.issued | 2007 | en_US |
dc.identifier.isbn | 978-1-4244-1359-1 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/10999 | - |
dc.description.abstract | This paper demonstrates a 10GS/s, 4-bit, flash analog-to-digital converter (ADC) and current-steering digital-to-analog converter (DAC) pair for the design or advanced serial-link transceivers. Current mode logic (CML) gates are used to alleviate the severe power bouncing. The active feedback amplifiers, CML, and wave-pipelining technique help achieve the ultimate 10 GHz sampling rate. A design-for-testability circuit using the digital loop-back scheme is added to address the difficulty of at-speed measurements. The experimental results show that the cascaded ADC and DAC pair achieves a 27.3 dBc spurious-free dynamic range and a 25.0 dB signal-to-noise ratio with the 1.11 GHz, -1 dBm stimulus. It corresponds to an ENOB of 3.86 bits. The test chip totally consumes 420 mW from a 1.2V supply. The areas of the ADC and DAC are 0.1575 mm(2) and 0.0636 mm(2), respectively in 0.13 mu m CMOS technology. | en_US |
dc.language.iso | en_US | en_US |
dc.title | 10GSamples/s, 4-bit, 1.2V, design-for-testability ADC and DAC in 0.13 mu m CMOS technology | en_US |
dc.type | Proceedings Paper | en_US |
dc.identifier.journal | 2007 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE, PROCEEDINGS OF TECHNICAL PAPERS | en_US |
dc.citation.spage | 416 | en_US |
dc.citation.epage | 419 | en_US |
dc.contributor.department | 電控工程研究所 | zh_TW |
dc.contributor.department | Institute of Electrical and Control Engineering | en_US |
dc.identifier.wosnumber | WOS:000253273200105 | - |
顯示於類別: | 會議論文 |