完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Cheng, Chao-Chung | en_US |
dc.contributor.author | Chang, Tian-Sheuan | en_US |
dc.contributor.author | Lee, Kun-Bin | en_US |
dc.date.accessioned | 2014-12-08T15:16:13Z | - |
dc.date.available | 2014-12-08T15:16:13Z | - |
dc.date.issued | 2006-07-01 | en_US |
dc.identifier.issn | 1057-7130 | en_US |
dc.identifier.uri | http://dx.doi.org/10.1109/TCSII.2006.875323 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/12049 | - |
dc.description.abstract | This brief presents an in-place computing design for the deblocking filter used in H.264/AVC video coding standard. The proposed in-placed computing flow reuses intermediate data as soon as data is available. Thus, the intermediate data storage is reduced to only the four 4 x 4 blocks instead of whole 16 x 16 macroblock. The resulting design can achieve 100 MHz with only 13.41K gate count and support real-time deblocking operation of 2K x IK@30 Hz video application when clocked at 73.73 MHz by using 0.25-mu m CMOS technology. | en_US |
dc.language.iso | en_US | en_US |
dc.subject | deblocking filter | en_US |
dc.subject | H.264/AVC | en_US |
dc.subject | VLSI architecture design | en_US |
dc.title | An in-place architecture for the deblocking filter in H.264/AVC | en_US |
dc.type | Article | en_US |
dc.identifier.doi | 10.1109/TCSII.2006.875323 | en_US |
dc.identifier.journal | IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS | en_US |
dc.citation.volume | 53 | en_US |
dc.citation.issue | 7 | en_US |
dc.citation.spage | 530 | en_US |
dc.citation.epage | 534 | en_US |
dc.contributor.department | 電子工程學系及電子研究所 | zh_TW |
dc.contributor.department | Department of Electronics Engineering and Institute of Electronics | en_US |
dc.identifier.wosnumber | WOS:000239263900004 | - |
dc.citation.woscount | 26 | - |
顯示於類別: | 期刊論文 |