完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Liu Chih-Wei | en_US |
dc.contributor.author | Chang Kuo-Chiang | en_US |
dc.contributor.author | Ou Shih-Hao | en_US |
dc.contributor.author | Chen Yu-Wen | en_US |
dc.date.accessioned | 2015-05-12T02:59:37Z | - |
dc.date.available | 2015-05-12T02:59:37Z | - |
dc.date.issued | 2015-03-03 | en_US |
dc.identifier.govdoc | G06F007/483 | zh_TW |
dc.identifier.uri | http://hdl.handle.net/11536/122811 | - |
dc.description.abstract | An arithmetic module is provided, including a first adder, a first shifter coupled to the first adder, a multiplier coupled to the first shifter for receiving an external coefficient signal, a digit alignment unit coupled to the multiplier, a second adder coupled to the digit alignment unit, and a second shifter coupled to the second adder. The arithmetic module reduces the overall computation time effectively, as compared with a scalar processor, by employing a serial data connection design, and also significantly reduces power consumption of the digital signal processor by requiring fewer input and output ends than those of a multi-issue processor. | zh_TW |
dc.language.iso | zh_TW | en_US |
dc.title | Arithmetic module, device and system | zh_TW |
dc.type | Patents | en_US |
dc.citation.patentcountry | USA | zh_TW |
dc.citation.patentnumber | 08972471 | zh_TW |
顯示於類別: | 專利資料 |