完整後設資料紀錄
DC 欄位語言
dc.contributor.authorTsai, Chun-Jenen_US
dc.contributor.authorChen, Yan-Tingen_US
dc.contributor.authorTseng, Chien-Chihen_US
dc.date.accessioned2015-07-21T08:29:03Z-
dc.date.available2015-07-21T08:29:03Z-
dc.date.issued2015-02-01en_US
dc.identifier.issn1051-8215en_US
dc.identifier.urihttp://dx.doi.org/10.1109/TCSVT.2014.2329365en_US
dc.identifier.urihttp://hdl.handle.net/11536/124344-
dc.description.abstractIn this paper, we propose a new multicore application processor architecture that facilitates the adoption of the fine-granularity software-pipeline parallelism without causing an extra burden on the system bus. The proposed system-on-a-chip architecture can simultaneously support the traditional symmetric multiprocessor (SMP) and the proposed software-pipeline applications efficiently. The programming model of the proposed architecture is compatible with the existing SMP operating systems. For the implementation of the pipeline-based parallelism, new programmer-friendly system calls are suggested to take advantage of the new software-pipeline datapath. The proposed architecture with four reduced instruction set computing cores is implemented on an field-programmable gate array development board for verification. An Advanced Video Coding/H.264 baseline profile video decoder that explores the pipeline parallelism with dynamic pipeline-stage partitioning is implemented on the target platform to justify the benefits of the proposed architecture. Experimental results show that the adoption of the proposed pipeline datapath architecture into existing application processors enables new potentials in exploring software parallelism.en_US
dc.language.isoen_USen_US
dc.subjectMulticore application processorsen_US
dc.subjectparallel video decodingen_US
dc.subjectsoftware pipeline architectureen_US
dc.subjectwavefront video decodingen_US
dc.titleAn Efficient Application Processor Architecture for Multicore Software Video Decodingen_US
dc.typeArticleen_US
dc.identifier.doi10.1109/TCSVT.2014.2329365en_US
dc.identifier.journalIEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS FOR VIDEO TECHNOLOGYen_US
dc.citation.volume25en_US
dc.citation.spage325en_US
dc.citation.epage338en_US
dc.contributor.department資訊工程學系zh_TW
dc.contributor.departmentDepartment of Computer Scienceen_US
dc.identifier.wosnumberWOS:000349624000013en_US
dc.citation.woscount0en_US
顯示於類別:期刊論文