完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Tsai, Chun-Jen | en_US |
dc.contributor.author | Chen, Yan-Ting | en_US |
dc.contributor.author | Tseng, Chien-Chih | en_US |
dc.date.accessioned | 2015-07-21T08:29:03Z | - |
dc.date.available | 2015-07-21T08:29:03Z | - |
dc.date.issued | 2015-02-01 | en_US |
dc.identifier.issn | 1051-8215 | en_US |
dc.identifier.uri | http://dx.doi.org/10.1109/TCSVT.2014.2329365 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/124344 | - |
dc.description.abstract | In this paper, we propose a new multicore application processor architecture that facilitates the adoption of the fine-granularity software-pipeline parallelism without causing an extra burden on the system bus. The proposed system-on-a-chip architecture can simultaneously support the traditional symmetric multiprocessor (SMP) and the proposed software-pipeline applications efficiently. The programming model of the proposed architecture is compatible with the existing SMP operating systems. For the implementation of the pipeline-based parallelism, new programmer-friendly system calls are suggested to take advantage of the new software-pipeline datapath. The proposed architecture with four reduced instruction set computing cores is implemented on an field-programmable gate array development board for verification. An Advanced Video Coding/H.264 baseline profile video decoder that explores the pipeline parallelism with dynamic pipeline-stage partitioning is implemented on the target platform to justify the benefits of the proposed architecture. Experimental results show that the adoption of the proposed pipeline datapath architecture into existing application processors enables new potentials in exploring software parallelism. | en_US |
dc.language.iso | en_US | en_US |
dc.subject | Multicore application processors | en_US |
dc.subject | parallel video decoding | en_US |
dc.subject | software pipeline architecture | en_US |
dc.subject | wavefront video decoding | en_US |
dc.title | An Efficient Application Processor Architecture for Multicore Software Video Decoding | en_US |
dc.type | Article | en_US |
dc.identifier.doi | 10.1109/TCSVT.2014.2329365 | en_US |
dc.identifier.journal | IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS FOR VIDEO TECHNOLOGY | en_US |
dc.citation.volume | 25 | en_US |
dc.citation.spage | 325 | en_US |
dc.citation.epage | 338 | en_US |
dc.contributor.department | 資訊工程學系 | zh_TW |
dc.contributor.department | Department of Computer Science | en_US |
dc.identifier.wosnumber | WOS:000349624000013 | en_US |
dc.citation.woscount | 0 | en_US |
顯示於類別: | 期刊論文 |