完整後設資料紀錄
DC 欄位語言
dc.contributor.authorLin, Chun-Yuen_US
dc.contributor.authorChang, Pin-Hsinen_US
dc.contributor.authorChang, Rong-Kunen_US
dc.date.accessioned2015-07-21T08:29:26Z-
dc.date.available2015-07-21T08:29:26Z-
dc.date.issued2015-04-01en_US
dc.identifier.issn0018-9383en_US
dc.identifier.urihttp://dx.doi.org/10.1109/TED.2015.2396946en_US
dc.identifier.urihttp://hdl.handle.net/11536/124476-
dc.description.abstractA pMOS device with an embedded silicon-controlled rectifier to improve its electrostatic discharge (ESD) robustness has been proposed and implemented in a 28-nm high-k/metal gate CMOS process. An additional p-type ESD implantation layer was added into the pMOS to realize the proposed device. The experimental results show that the proposed device has the advantages of high ESD robustness, low holding voltage, low parasitic capacitance, and good latchup immunity. With better performances, the proposed device was more suitable for ESD protection in a sub-50-nm CMOS process.en_US
dc.language.isoen_USen_US
dc.subjectElectrostatic discharge (ESD)en_US
dc.subjectpMOSen_US
dc.subjectsilicon-controlled rectifier (SCR)en_US
dc.titleImproving ESD Robustness of pMOS Device With Embedded SCR in 28-nm High-k/Metal Gate CMOS Processen_US
dc.typeArticleen_US
dc.identifier.doi10.1109/TED.2015.2396946en_US
dc.identifier.journalIEEE TRANSACTIONS ON ELECTRON DEVICESen_US
dc.citation.volume62en_US
dc.citation.spage1349en_US
dc.citation.epage1352en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000351753900040en_US
dc.citation.woscount0en_US
顯示於類別:期刊論文