完整後設資料紀錄
DC 欄位語言
dc.contributor.authorAltolaguirre, Federico A.en_US
dc.contributor.authorKer, Ming-Douen_US
dc.date.accessioned2015-07-21T08:30:57Z-
dc.date.available2015-07-21T08:30:57Z-
dc.date.issued2014-01-01en_US
dc.identifier.isbn978-1-4799-4132-2en_US
dc.identifier.issn1548-3746en_US
dc.identifier.urihttp://hdl.handle.net/11536/124996-
dc.description.abstractSCR is the preferred ESD protection device in nanoscale CMOS technologies due to the better area efficiency compared the BIGFET, virtually no leakage current and smaller capacitance. The main drawback of the SCR is the slow turn-on speed, which is solved by adding dummy gates to block the STI formations inside the SCR structure. This work demonstrates that the dummy gate inside the SCR can be effectively used as an embedded trigger transistor, eliminating the need of an external trigger transistor in the ESD protection circuit and so further reducing silicon area and standby leakage current.en_US
dc.language.isoen_USen_US
dc.titlePower-Rail ESD Clamp Circuit with Embedded-Trigger SCR Device in a 65-nm CMOS Processen_US
dc.typeProceedings Paperen_US
dc.identifier.journal2014 IEEE 57TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS)en_US
dc.citation.spage250en_US
dc.citation.epage253en_US
dc.contributor.department電機學院zh_TW
dc.contributor.departmentCollege of Electrical and Computer Engineeringen_US
dc.identifier.wosnumberWOS:000350205800063en_US
dc.citation.woscount0en_US
顯示於類別:會議論文