完整後設資料紀錄
DC 欄位語言
dc.contributor.authorDung, Lan-Rongen_US
dc.contributor.authorChen, Chang-Tingen_US
dc.date.accessioned2015-07-21T08:31:17Z-
dc.date.available2015-07-21T08:31:17Z-
dc.date.issued2013-01-01en_US
dc.identifier.isbn978-1-4799-2384-7; 978-1-4799-2383-0en_US
dc.identifier.issnen_US
dc.identifier.urihttp://hdl.handle.net/11536/125024-
dc.description.abstractThe Physically Unclonable Function (PUF) has been presented to defend physical attacks for RFID authentication. The silicon PUF employs difference of gate and wire delays on silicon chip to protect hardware copies of RFID. Because of the process variation in IC manufacturing, each silicon chip has different delays for gates and wires and, thus, the PUF-based encryption on each chip has different output even though the logic design is the same as the others. Research has been focusing on low-cost PUF implementation with a chain of logic blocks. However, some operating variations such as power-supply voltage and temperature variations might cause the failure of authentication. This paper presents a variation-free PUF-based processor with error control coding (ECC) technology. We used the ECC encoder to generate parity code for variation compensation. Therefore, our chip can generate a variation-free PUF encryption for RFID application. The chip is implemented by TSMC 0.18um CMOS process. As shown in the results, the chip area is as small as 0.83 mm<^>2 and its power dissipation is 87 uW.en_US
dc.language.isoen_USen_US
dc.titleA VLSI Implementation of Variation-Free PUF-based Processor for RFID Applicationsen_US
dc.typeProceedings Paperen_US
dc.identifier.journal2013 CACS INTERNATIONAL AUTOMATIC CONTROL CONFERENCE (CACS)en_US
dc.citation.spage120en_US
dc.citation.epage123en_US
dc.contributor.department電機資訊學士班zh_TW
dc.contributor.departmentUndergraduate Honors Program of Electrical Engineering and Computer Scienceen_US
dc.identifier.wosnumberWOS:000349259200020en_US
dc.citation.woscount0en_US
顯示於類別:會議論文