完整後設資料紀錄
DC 欄位語言
dc.contributor.authorYang, Chi-Hengen_US
dc.contributor.authorChen, Yi-Hsunen_US
dc.contributor.authorChang, Hsie-Chiaen_US
dc.date.accessioned2015-07-21T08:31:07Z-
dc.date.available2015-07-21T08:31:07Z-
dc.date.issued2013-01-01en_US
dc.identifier.isbn978-1-4673-3122-7en_US
dc.identifier.issn1550-3607en_US
dc.identifier.urihttp://hdl.handle.net/11536/125075-
dc.description.abstractThis paper presents an area-efficient BCH codec with echelon scheduling for NAND flash memory systems. In our proposed design, instead of the common inversionless Berlekamp-Massey algorithm, the BM algorithm using a low-complexity 2-stage composite field divider is applied in the key equation solver. Moreover, by making use of the fact that the degree of error locator polynomial increases at most by 1 in each iteration, an echelon scheduling architecture with 6 finite field multipliers is presented. After implemented in UMC 1P9M 90 nm process, the proposed codec can achieve 385 MHz and 3.08 Gbit/s throughput with 147.8K gate-count from post-layout simulation results.en_US
dc.language.isoen_USen_US
dc.titleAn Area-Efficient BCH Codec with Echelon Scheduling for NAND Flash Applicationsen_US
dc.typeProceedings Paperen_US
dc.identifier.journal2013 IEEE INTERNATIONAL CONFERENCE ON COMMUNICATIONS (ICC)en_US
dc.citation.spage4332en_US
dc.citation.epage4336en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000349673804061en_US
dc.citation.woscount0en_US
顯示於類別:會議論文