完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Yang, Chi-Heng | en_US |
dc.contributor.author | Chen, Yi-Hsun | en_US |
dc.contributor.author | Chang, Hsie-Chia | en_US |
dc.date.accessioned | 2015-07-21T08:31:07Z | - |
dc.date.available | 2015-07-21T08:31:07Z | - |
dc.date.issued | 2013-01-01 | en_US |
dc.identifier.isbn | 978-1-4673-3122-7 | en_US |
dc.identifier.issn | 1550-3607 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/125075 | - |
dc.description.abstract | This paper presents an area-efficient BCH codec with echelon scheduling for NAND flash memory systems. In our proposed design, instead of the common inversionless Berlekamp-Massey algorithm, the BM algorithm using a low-complexity 2-stage composite field divider is applied in the key equation solver. Moreover, by making use of the fact that the degree of error locator polynomial increases at most by 1 in each iteration, an echelon scheduling architecture with 6 finite field multipliers is presented. After implemented in UMC 1P9M 90 nm process, the proposed codec can achieve 385 MHz and 3.08 Gbit/s throughput with 147.8K gate-count from post-layout simulation results. | en_US |
dc.language.iso | en_US | en_US |
dc.title | An Area-Efficient BCH Codec with Echelon Scheduling for NAND Flash Applications | en_US |
dc.type | Proceedings Paper | en_US |
dc.identifier.journal | 2013 IEEE INTERNATIONAL CONFERENCE ON COMMUNICATIONS (ICC) | en_US |
dc.citation.spage | 4332 | en_US |
dc.citation.epage | 4336 | en_US |
dc.contributor.department | 電子工程學系及電子研究所 | zh_TW |
dc.contributor.department | Department of Electronics Engineering and Institute of Electronics | en_US |
dc.identifier.wosnumber | WOS:000349673804061 | en_US |
dc.citation.woscount | 0 | en_US |
顯示於類別: | 會議論文 |