完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Dai, Yu-Hsiu | en_US |
dc.contributor.author | Jou, Christina F. | en_US |
dc.date.accessioned | 2015-07-21T08:31:11Z | - |
dc.date.available | 2015-07-21T08:31:11Z | - |
dc.date.issued | 2013-01-01 | en_US |
dc.identifier.isbn | 978-1-4673-6095-1 | en_US |
dc.identifier.issn | 2377-0260 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/125080 | - |
dc.description.abstract | This paper presents a 5.15GHz-5.825GHz CMOS down-conversion mixer with high-gain, low-noise, and low-power for WLAN 802.11a receiver. The cascade topology is adopted at the transconductance stage to improve power gain and reduce noise factor. And the inductive peaking technique is implemented at the switching stage to flatten the frequency bandwidth of conversion gain. This mixer is implemented in TSMC 0.18 mu m CMOS process, and the chip size including the test pads is 1.2mm(2). The proposed mixer offers a measured conversion gain from 26.2 to 26.7dB, a flat DSB noise figure from 7.3 to 8dB with IF 10MHz, and input third-order intercept point from 8 to -12dBm, over the whole working range, while consuming 11.32mW from a 1.8V supply voltage. | en_US |
dc.language.iso | en_US | en_US |
dc.subject | WLAN | en_US |
dc.subject | down-conversion mixer | en_US |
dc.subject | high-gain | en_US |
dc.subject | low-noise | en_US |
dc.subject | low-power | en_US |
dc.title | A 5.15-5.825 GHz high-gain and low-noise CMOS down-conversion mixer with low-power for WLAN 802.11a | en_US |
dc.type | Proceedings Paper | en_US |
dc.identifier.journal | 2013 IEEE MTT-S INTERNATIONAL MICROWAVE WORKSHOP SERIES ON RF AND WIRELESS TECHNOLOGIES FOR BIOMEDICAL AND HEALTHCARE APPLICATIONS (IMWS-BIO) | en_US |
dc.citation.spage | 83 | en_US |
dc.citation.epage | 85 | en_US |
dc.contributor.department | 電信工程研究所 | zh_TW |
dc.contributor.department | Institute of Communications Engineering | en_US |
dc.identifier.wosnumber | WOS:000352162700028 | en_US |
dc.citation.woscount | 0 | en_US |
顯示於類別: | 會議論文 |