完整後設資料紀錄
DC 欄位語言
dc.contributor.authorDai, Yu-Hsiuen_US
dc.contributor.authorJou, Christina F.en_US
dc.date.accessioned2015-07-21T08:31:11Z-
dc.date.available2015-07-21T08:31:11Z-
dc.date.issued2013-01-01en_US
dc.identifier.isbn978-1-4673-6095-1en_US
dc.identifier.issn2377-0260en_US
dc.identifier.urihttp://hdl.handle.net/11536/125080-
dc.description.abstractThis paper presents a 5.15GHz-5.825GHz CMOS down-conversion mixer with high-gain, low-noise, and low-power for WLAN 802.11a receiver. The cascade topology is adopted at the transconductance stage to improve power gain and reduce noise factor. And the inductive peaking technique is implemented at the switching stage to flatten the frequency bandwidth of conversion gain. This mixer is implemented in TSMC 0.18 mu m CMOS process, and the chip size including the test pads is 1.2mm(2). The proposed mixer offers a measured conversion gain from 26.2 to 26.7dB, a flat DSB noise figure from 7.3 to 8dB with IF 10MHz, and input third-order intercept point from 8 to -12dBm, over the whole working range, while consuming 11.32mW from a 1.8V supply voltage.en_US
dc.language.isoen_USen_US
dc.subjectWLANen_US
dc.subjectdown-conversion mixeren_US
dc.subjecthigh-gainen_US
dc.subjectlow-noiseen_US
dc.subjectlow-poweren_US
dc.titleA 5.15-5.825 GHz high-gain and low-noise CMOS down-conversion mixer with low-power for WLAN 802.11aen_US
dc.typeProceedings Paperen_US
dc.identifier.journal2013 IEEE MTT-S INTERNATIONAL MICROWAVE WORKSHOP SERIES ON RF AND WIRELESS TECHNOLOGIES FOR BIOMEDICAL AND HEALTHCARE APPLICATIONS (IMWS-BIO)en_US
dc.citation.spage83en_US
dc.citation.epage85en_US
dc.contributor.department電信工程研究所zh_TW
dc.contributor.departmentInstitute of Communications Engineeringen_US
dc.identifier.wosnumberWOS:000352162700028en_US
dc.citation.woscount0en_US
顯示於類別:會議論文