完整後設資料紀錄
DC 欄位語言
dc.contributor.authorChen, Yi-Hangen_US
dc.contributor.authorChen, Jian-Yuen_US
dc.contributor.authorHuang, Juinn-Daren_US
dc.date.accessioned2015-07-21T08:31:16Z-
dc.date.available2015-07-21T08:31:16Z-
dc.date.issued2014-01-01en_US
dc.identifier.isbn978-3-9815370-2-4en_US
dc.identifier.issn1530-1591en_US
dc.identifier.urihttp://hdl.handle.net/11536/125143-
dc.description.abstractAs fabrication processes exploit even deeper submicron technology, power dissipation has become a crucial issue for most electronic circuit and system designs nowadays. In particular, leakage power is becoming a dominant source of power consumption. Recently, the reconfigurable single-electron transistor (SET) array has been proposed as an emerging circuit design style for continuing Moore\'s Law due to its ultra-low power consumption. Several automated synthesis approaches have been developed for the reconfigurable SET array in the past few years. Nevertheless, all of those existing methods consider fabrication constraints, which are mandatory, merely in late synthesis stages. In this paper, we propose a synthesis algorithm, featuring both variable reordering and product term reordering, for area minimization. In addition, our algorithm takes those mandatory fabrication constraints into account in early stages for better outcomes. Experimental results show that our new method can achieve an area reduction of up to 24% as compared to current state-of-the-art techniques.en_US
dc.language.isoen_USen_US
dc.subjectsingle-electron transistoren_US
dc.subjectautomatic synthesisen_US
dc.subjectreconfigurableen_US
dc.subjectarea minimizationen_US
dc.subjectbinary decision diagramen_US
dc.titleArea Minimization Synthesis for Reconfigurable Single-Electron Transistor Arrays with Fabrication Constraintsen_US
dc.typeProceedings Paperen_US
dc.identifier.journal2014 DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION (DATE)en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000354965500123en_US
dc.citation.woscount0en_US
顯示於類別:會議論文