完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | 江志騏 | en_US |
dc.contributor.author | Chiang, Chih-Chi | en_US |
dc.contributor.author | 陳明哲 | en_US |
dc.contributor.author | Chen, Ming-Jer | en_US |
dc.date.accessioned | 2015-11-26T01:02:45Z | - |
dc.date.available | 2015-11-26T01:02:45Z | - |
dc.date.issued | 2015 | en_US |
dc.identifier.uri | http://140.113.39.130/cdrfb3/record/nctu/#GT070250173 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/127615 | - |
dc.description.abstract | 大多數萃取有效通道長度及源/汲極串聯電阻(RSD)的方法都無法適用於現今的元件。透過閘極穿隧電流的量測與分析,我們提出一個精準的方法來決定閘極與極源/汲極重疊長度(L),並以此改善源/汲極串聯電阻與有效通道長度不可分離的難題。借由已知的L,得以減少受到實驗誤差的影響。此外探討了L及RSD對於實驗量測的電子遷移率之準確性的影響。 在考慮閘極與極源/汲極重疊長度後,得到修正的閘極穿隧電流密度和基極電流密度。成功利用雙層介電質模型模擬金屬閘高介電n型金氧半場效電晶體閘極電子穿隧電流。並發現由於氧的缺乏而引起界面缺陷能提供額外的穿隧路徑。引入此效應後,得以吻合量測的基座電流密度。 | zh_TW |
dc.description.abstract | Several methods of determining effective channel length (Leff) and source/drain series resistance (RSD) are not applicable to modern devices. According to our measurement and analyses of gate tunneling current, we propose an accurate method to determine gate to source/drain extension overlap length (L), while overcoming the inseparability issue in the source/drain series resistance extracting. With the known L, we can reduce the influence of the experimental errors. Moreover, we discuss the effects of extracted L and RSD on the accuracy of the experimentally determined inversion-layer mobility. With considering L, we can properly determine the gate and substrate current density. We successfully reproduce the measured gate conduction-band electron tunneling current in high-k metal gate nMOSFET by a dual-dielectric-layer model. We also discover that the presence of the interfacial states induced by the oxygen vacancies can provide extra tunneling paths. By introducing such effect, our proposed model can fit well the experimental substrate current density or equivalently the valence-band electron tunneling current. | en_US |
dc.language.iso | en_US | en_US |
dc.subject | 有效通道長度 | zh_TW |
dc.subject | 源/汲極串聯電阻 | zh_TW |
dc.subject | 雙層介質模型 | zh_TW |
dc.subject | 穿隧電流 | zh_TW |
dc.subject | effective channel length | en_US |
dc.subject | source/drain series resistance | en_US |
dc.subject | dual-dielectric-layer | en_US |
dc.subject | tunneling current | en_US |
dc.title | 決定奈米尺寸場效電晶體之有效通道長度與源/汲極串聯電阻的先進方法 | zh_TW |
dc.title | Advanced Method of Determining Effective Channel Length Leff and Source/Drain Series Resistance RSD in Nanoscale FETs | en_US |
dc.type | Thesis | en_US |
dc.contributor.department | 電子工程學系 電子研究所 | zh_TW |
顯示於類別: | 畢業論文 |