標題: | Area-Efficient ESD Clamp Circuit With a Capacitance-Boosting Technique to Minimize Standby Leakage Current |
作者: | Altolaguirre, Federico A. Ker, Ming-Dou 光電學院 電子工程學系及電子研究所 College of Photonics Department of Electronics Engineering and Institute of Electronics |
關鍵字: | Electrostatic discharge (ESD);ESD protection;power rail;leakage |
公開日期: | 1-Jun-2015 |
摘要: | This paper presents a new RC-based power-rail electrostatic discharge (ESD) clamp circuit, which achieves ultra-low leakage current while maintaining low silicon utilization. A capacitance-boosting technique is used in conjunction with mathematical analysis of area utilization to determine the best set of parameters to achieve the smallest implementation area in silicon. The proposed power-rail ESD clamp circuit has been verified in a 65-nm general-purpose CMOS process, which achieves an ultra-low standby leakage current of 80 nA at 25 degrees C under 1-V bias, as well as ESD robustness of a 4-kV human body model and a 250-V machine model with a silicon area of only 45 mu m x 17 mu m. |
URI: | http://dx.doi.org/10.1109/TDMR.2015.2407572 http://hdl.handle.net/11536/127917 |
ISSN: | 1530-4388 |
DOI: | 10.1109/TDMR.2015.2407572 |
期刊: | IEEE TRANSACTIONS ON DEVICE AND MATERIALS RELIABILITY |
Volume: | 15 |
起始頁: | 156 |
結束頁: | 162 |
Appears in Collections: | Articles |