完整後設資料紀錄
| DC 欄位 | 值 | 語言 |
|---|---|---|
| dc.contributor.author | Wang, Pei-Yu | en_US |
| dc.contributor.author | Tsui, Bing-Yue | en_US |
| dc.date.accessioned | 2015-12-02T02:59:17Z | - |
| dc.date.available | 2015-12-02T02:59:17Z | - |
| dc.date.issued | 2015-08-01 | en_US |
| dc.identifier.issn | 0018-9383 | en_US |
| dc.identifier.uri | http://dx.doi.org/10.1109/TED.2015.2438001 | en_US |
| dc.identifier.uri | http://hdl.handle.net/11536/128008 | - |
| dc.description.abstract | The 3-D NAND flash memory architectures will be a future trend, because they provide high memory capacity without aggressively scaling down. A vertical-gate (VG) structure composed of polysilicon (poly-Si) channels is a promising 3-D structure that could facilitate realizing an extremely tight-pitch NAND flash memory cell with high memory capacity. However, the variability of the VG memory cell induced by grain boundaries in the poly-Si channels is a major concern for aggressively scaled-down memory cells. In this paper, a discrete-trap approach is applied to emulate the real trap effects in a 3-D memory cell, and the 3-D structure geometry effects and the variation in the threshold voltage (V-T) induced by the discrete grain-boundary traps are studied. Various Delta V-T behaviors related to the structure geometry and trap position are examined. The effect of varying the body thickness on the Delta V-T is stronger than that of varying the channel width. This paper presents various cases for using the discrete-trap approach to study the variability of V-T in 3-D VG memory cells. | en_US |
| dc.language.iso | en_US | en_US |
| dc.subject | Flash memory | en_US |
| dc.subject | grain boundaries | en_US |
| dc.subject | polysilicon (poly-Si) | en_US |
| dc.subject | variability | en_US |
| dc.subject | vertical gate (VG) | en_US |
| dc.title | A Novel Approach Using Discrete Grain-Boundary Traps to Study the Variability of 3-D Vertical-Gate NAND Flash Memory Cells | en_US |
| dc.type | Article | en_US |
| dc.identifier.doi | 10.1109/TED.2015.2438001 | en_US |
| dc.identifier.journal | IEEE TRANSACTIONS ON ELECTRON DEVICES | en_US |
| dc.citation.volume | 62 | en_US |
| dc.citation.spage | 2488 | en_US |
| dc.citation.epage | 2493 | en_US |
| dc.contributor.department | 電子工程學系及電子研究所 | zh_TW |
| dc.contributor.department | Department of Electronics Engineering and Institute of Electronics | en_US |
| dc.identifier.wosnumber | WOS:000358507600019 | en_US |
| dc.citation.woscount | 0 | en_US |
| 顯示於類別: | 期刊論文 | |

