完整後設資料紀錄
DC 欄位語言
dc.contributor.authorTso, Chia-Tsungen_US
dc.contributor.authorLiu, Tung-Yuen_US
dc.contributor.authorSheu, Jeng-Tzongen_US
dc.date.accessioned2015-12-02T02:59:20Z-
dc.date.available2015-12-02T02:59:20Z-
dc.date.issued2015-06-01en_US
dc.identifier.issn0021-4922en_US
dc.identifier.urihttp://dx.doi.org/10.7567/JJAP.54.06FG06en_US
dc.identifier.urihttp://hdl.handle.net/11536/128077-
dc.description.abstractPolycrystalline silicon (poly-Si) nanowire (NW) junctionless (JL) thin-film transistors composed of gate-all-around (GAA) and multiple channels were demonstrated and characterized. The high surface-to-volume ratio of the NW and a nominal gate length of 0.25 mu m lead to a clear improvement in electrical performance, including a steep subthreshold swing (SS; similar to 124 mV/decade), a virtual absence of drain-induced barrier lowering (DIBL; 21 +/- 13 mV/V), and a high I-ON/I-OFF current ratio (similar to 1 x 10(9)) under a relatively low voltage condition (V-D = 0.3 V, V-G = 5 V), resulting from the multiple-channel structure and small grain boundaries and defects under the gate area. (C) 2015 The Japan Society of Applied Physicsen_US
dc.language.isoen_USen_US
dc.titleGate-all-around poly-Si nanowire junctionless thin-film transistors with multiple channelsen_US
dc.typeArticleen_US
dc.identifier.doi10.7567/JJAP.54.06FG06en_US
dc.identifier.journalJAPANESE JOURNAL OF APPLIED PHYSICSen_US
dc.citation.volume54en_US
dc.contributor.department材料科學與工程學系zh_TW
dc.contributor.departmentDepartment of Materials Science and Engineeringen_US
dc.identifier.wosnumberWOS:000358264900027en_US
dc.citation.woscount0en_US
顯示於類別:期刊論文