完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Tso, Chia-Tsung | en_US |
dc.contributor.author | Liu, Tung-Yu | en_US |
dc.contributor.author | Sheu, Jeng-Tzong | en_US |
dc.date.accessioned | 2015-12-02T02:59:20Z | - |
dc.date.available | 2015-12-02T02:59:20Z | - |
dc.date.issued | 2015-06-01 | en_US |
dc.identifier.issn | 0021-4922 | en_US |
dc.identifier.uri | http://dx.doi.org/10.7567/JJAP.54.06FG06 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/128077 | - |
dc.description.abstract | Polycrystalline silicon (poly-Si) nanowire (NW) junctionless (JL) thin-film transistors composed of gate-all-around (GAA) and multiple channels were demonstrated and characterized. The high surface-to-volume ratio of the NW and a nominal gate length of 0.25 mu m lead to a clear improvement in electrical performance, including a steep subthreshold swing (SS; similar to 124 mV/decade), a virtual absence of drain-induced barrier lowering (DIBL; 21 +/- 13 mV/V), and a high I-ON/I-OFF current ratio (similar to 1 x 10(9)) under a relatively low voltage condition (V-D = 0.3 V, V-G = 5 V), resulting from the multiple-channel structure and small grain boundaries and defects under the gate area. (C) 2015 The Japan Society of Applied Physics | en_US |
dc.language.iso | en_US | en_US |
dc.title | Gate-all-around poly-Si nanowire junctionless thin-film transistors with multiple channels | en_US |
dc.type | Article | en_US |
dc.identifier.doi | 10.7567/JJAP.54.06FG06 | en_US |
dc.identifier.journal | JAPANESE JOURNAL OF APPLIED PHYSICS | en_US |
dc.citation.volume | 54 | en_US |
dc.contributor.department | 材料科學與工程學系 | zh_TW |
dc.contributor.department | Department of Materials Science and Engineering | en_US |
dc.identifier.wosnumber | WOS:000358264900027 | en_US |
dc.citation.woscount | 0 | en_US |
顯示於類別: | 期刊論文 |