完整後設資料紀錄
DC 欄位語言
dc.contributor.authorHsiao, Yi-Hsuanen_US
dc.contributor.authorLue, Hang-Tingen_US
dc.contributor.authorChen, Wei-Chenen_US
dc.contributor.authorTsui, Bing-Yueen_US
dc.contributor.authorHsieh, Kuang-Yeuen_US
dc.contributor.authorLu, Chih-Yuanen_US
dc.date.accessioned2015-12-02T02:59:28Z-
dc.date.available2015-12-02T02:59:28Z-
dc.date.issued2015-10-01en_US
dc.identifier.issn0741-3106en_US
dc.identifier.urihttp://dx.doi.org/10.1109/LED.2015.2468723en_US
dc.identifier.urihttp://hdl.handle.net/11536/128234-
dc.description.abstractLower saturation current flowing through the same cell twice is a major drawback of vertical stack array transistor architecture. A loading effect further reduces the saturation current and causes higher threshold voltage. A simple word line cut process not only doubles the bit density to reduce the bit cost, but also reduces the loading effect. This letter used an assisted gate can to further enhance the saturation current with acceptable cell characteristics. Furthermore, the major parameters that influence the performance of the vertical stack array transistor architecture were studied extensively. An ultra-high density three-dimensional NAND flash architecture can be used in the future NAND flash industry.en_US
dc.language.isoen_USen_US
dc.subjectAssisted gateen_US
dc.subjectloading effecten_US
dc.subjectthree-dimensional (3D) NAND flashen_US
dc.subjectVSATen_US
dc.subjectassisted gateen_US
dc.subjectWL cuten_US
dc.titleUltra-High Bit Density 3D NAND Flash-Featuring-Assisted Gate Operationen_US
dc.typeArticleen_US
dc.identifier.doi10.1109/LED.2015.2468723en_US
dc.identifier.journalIEEE ELECTRON DEVICE LETTERSen_US
dc.citation.volume36en_US
dc.citation.issue10en_US
dc.citation.spage1015en_US
dc.citation.epage1017en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000362288700008en_US
dc.citation.woscount0en_US
顯示於類別:期刊論文