完整後設資料紀錄
DC 欄位語言
dc.contributor.authorChang, Kuo-Chiangen_US
dc.contributor.authorLin, Ching-Haoen_US
dc.contributor.authorLiu, Chih-Weien_US
dc.date.accessioned2015-12-02T03:00:49Z-
dc.date.available2015-12-02T03:00:49Z-
dc.date.issued2014-01-01en_US
dc.identifier.isbn978-1-4799-2776-0en_US
dc.identifier.issnen_US
dc.identifier.urihttp://hdl.handle.net/11536/128468-
dc.description.abstractThis paper presents an energy-efficient FIR filter architecture which applies CSD multiplication to satisfy the design considerations of power consumption, flexibility and area cost. The proposed architecture reduces number of partial product rows and shift range of each coefficient multiplication to reduce energy consumption. However, the simplification restricts the use of filter coefficients. To mitigate this problem, this paper also presents a coefficient pre-processing flow to transform the original coefficients into applicable ones at design time to meet the restriction of the proposed multiplier. The simulation result reveals this technique can be applied for the computation of 97-tap filter. The design reduces up to 21.5% energy consumption per sample when compared with conventional Booth multiplier.en_US
dc.language.isoen_USen_US
dc.titleComplexity-Effective Implementation of Programmable FIR Filters Using Simplified Canonic Signed Digit Multiplieren_US
dc.typeProceedings Paperen_US
dc.identifier.journal2014 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION AND TEST (VLSI-DAT)en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000356616400028en_US
dc.citation.woscount0en_US
顯示於類別:會議論文