完整後設資料紀錄
DC 欄位語言
dc.contributor.authorHsu, Shih-Hsinen_US
dc.contributor.authorChen, Wei-Zenen_US
dc.contributor.authorZheng, Jui-Pinen_US
dc.contributor.authorLiu, Sean S. -Y.en_US
dc.contributor.authorPan, Po-Chengen_US
dc.contributor.authorChen, Hung-Mingen_US
dc.date.accessioned2015-12-02T03:00:49Z-
dc.date.available2015-12-02T03:00:49Z-
dc.date.issued2014-01-01en_US
dc.identifier.isbn978-1-4799-2776-0en_US
dc.identifier.issnen_US
dc.identifier.urihttp://hdl.handle.net/11536/128471-
dc.description.abstractThis paper presents an efficient synthesis framework for Low Dropout Regulator (LDOs) automatic design to facilitate varieties of power management ICs applications. A four-stage synthesizer is proposed to deal with topology selection, transistor sizing, and layout generation automatically. The proposed approach correctly describes device behaviors in moderate and strong inversion regions for current optimization. Without trivial trial and error procedure, the "SPICE accuracy" device size mapping is provided, and the resulting layout is compact and regular while meeting analog design constraints. Using the proposed synthesis tool for LDO automatic design, a prototype chip has been successfully fabricated in 65nm CMOS process. The experimental results validate our methodology in industrial cases with high performance and meet all the target specifications.en_US
dc.language.isoen_USen_US
dc.titleAn Automatic Synthesis Tool for Nanometer Low Dropout Regulator Using Simulation Based Model and Geometric Programmingen_US
dc.typeProceedings Paperen_US
dc.identifier.journal2014 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION AND TEST (VLSI-DAT)en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000356616400013en_US
dc.citation.woscount0en_US
顯示於類別:會議論文