標題: Performance Improvement of Poly-Si Tunnel FETs by Trap Density Reduction
作者: Cheng-Yu, William
Chen, Yi-Hsuan
電子物理學系
Department of Electrophysics
關鍵字: N-2 plasma;polycrystalline-Si thin-film transistors (poly-Si TFTs);short-channel effect (SCE);trap density;tunnel FET (TFET)
公開日期: 1-二月-2016
摘要: In this brief, the tunnel FETs (TFETs) with a polycrystalline-Si (poly-Si) channel have been demonstrated, and the performance of the poly-Si TFET shows a significant improvement by the reduction of interface trap states (N-it) near the conduction band edge. The ON-state current (I-ON) conduction mechanism, band-to-band tunneling, of poly-Si TFETs is strongly affected by the band bending of poly-Si channel. The N-2 plasma surface treatment before the gate dielectric deposition can produce a plasma-induced interfacial layer to reduce N-it obviously, which greatly enhances the surface potential modulation by the gate and improves the I-ON value of poly-Si TFETs similar to 3.7x. The OFF-state current (I-min) attributed to the trap-assisted tunneling (TAT) can also be reduced by a factor of similar to 40%, because of the passivation of grain boundary trap (N-trap) of the poly-Si channel film. Consequently, the ON/OFF current ratio is enhanced from 9.42 x 10(5) to 6.13 x 10(6). In addition, the subthreshold swing, I-ON, and I-min of poly-Si TFET exhibit superior short-channel effect immunity, which shows good feasibility for implementing high packing density of poly-Si thin-film transistors, such as 3-D nonvolatile memory and pixel driving device.
URI: http://dx.doi.org/10.1109/TED.2015.2505734
http://hdl.handle.net/11536/129640
ISSN: 0018-9383
DOI: 10.1109/TED.2015.2505734
期刊: IEEE TRANSACTIONS ON ELECTRON DEVICES
Volume: 63
起始頁: 864
結束頁: 868
顯示於類別:期刊論文