完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Cheng-Yu, William | en_US |
dc.contributor.author | Chen, Yi-Hsuan | en_US |
dc.date.accessioned | 2016-03-28T00:04:24Z | - |
dc.date.available | 2016-03-28T00:04:24Z | - |
dc.date.issued | 2016-02-01 | en_US |
dc.identifier.issn | 0018-9383 | en_US |
dc.identifier.uri | http://dx.doi.org/10.1109/TED.2015.2505734 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/129640 | - |
dc.description.abstract | In this brief, the tunnel FETs (TFETs) with a polycrystalline-Si (poly-Si) channel have been demonstrated, and the performance of the poly-Si TFET shows a significant improvement by the reduction of interface trap states (N-it) near the conduction band edge. The ON-state current (I-ON) conduction mechanism, band-to-band tunneling, of poly-Si TFETs is strongly affected by the band bending of poly-Si channel. The N-2 plasma surface treatment before the gate dielectric deposition can produce a plasma-induced interfacial layer to reduce N-it obviously, which greatly enhances the surface potential modulation by the gate and improves the I-ON value of poly-Si TFETs similar to 3.7x. The OFF-state current (I-min) attributed to the trap-assisted tunneling (TAT) can also be reduced by a factor of similar to 40%, because of the passivation of grain boundary trap (N-trap) of the poly-Si channel film. Consequently, the ON/OFF current ratio is enhanced from 9.42 x 10(5) to 6.13 x 10(6). In addition, the subthreshold swing, I-ON, and I-min of poly-Si TFET exhibit superior short-channel effect immunity, which shows good feasibility for implementing high packing density of poly-Si thin-film transistors, such as 3-D nonvolatile memory and pixel driving device. | en_US |
dc.language.iso | en_US | en_US |
dc.subject | N-2 plasma | en_US |
dc.subject | polycrystalline-Si thin-film transistors (poly-Si TFTs) | en_US |
dc.subject | short-channel effect (SCE) | en_US |
dc.subject | trap density | en_US |
dc.subject | tunnel FET (TFET) | en_US |
dc.title | Performance Improvement of Poly-Si Tunnel FETs by Trap Density Reduction | en_US |
dc.type | Article | en_US |
dc.identifier.doi | 10.1109/TED.2015.2505734 | en_US |
dc.identifier.journal | IEEE TRANSACTIONS ON ELECTRON DEVICES | en_US |
dc.citation.volume | 63 | en_US |
dc.citation.spage | 864 | en_US |
dc.citation.epage | 868 | en_US |
dc.contributor.department | 電子物理學系 | zh_TW |
dc.contributor.department | Department of Electrophysics | en_US |
dc.identifier.wosnumber | WOS:000369304700050 | en_US |
dc.citation.woscount | 0 | en_US |
顯示於類別: | 期刊論文 |