完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Chang, C. -W. | en_US |
dc.contributor.author | Chang, K. -Y. | en_US |
dc.contributor.author | Chu, Y. -H. | en_US |
dc.contributor.author | Jou, S. -J. | en_US |
dc.date.accessioned | 2016-03-28T00:04:25Z | - |
dc.date.available | 2016-03-28T00:04:25Z | - |
dc.date.issued | 2016-01-21 | en_US |
dc.identifier.issn | 0013-5194 | en_US |
dc.identifier.uri | http://dx.doi.org/10.1049/el.2015.1779 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/129660 | - |
dc.description.abstract | A near-threshold all-digital phase-locked loop (ADPLL) with a power management unit (PMU) is presented to make the proposed ADPLL work reliably across variations and power consumption as well is reduced. When operated under near-threshold condition from 0.52 to 0.58 V V-DD, the gated digitally controlled oscillator frequency range is from 90.8 to 245.7 MHz. When the ADPLL is operated at 0.52 V V-DD, a lock-in time of 9.5 mu s at 100 MHz output clock frequency is measured with an rms period jitter of 0.17% UI. With the PMU, the ADPLL power reduction at 130 MHz output frequency is 39% and the buck converter power consumption is nearly 30 mu W. Consequently, the proposed ADPLL with PMU is suitable to event-driven or low-voltage applications. | en_US |
dc.language.iso | en_US | en_US |
dc.title | Near-threshold all-digital PLL with dynamic voltage scaling power management | en_US |
dc.type | Article | en_US |
dc.identifier.doi | 10.1049/el.2015.1779 | en_US |
dc.identifier.journal | ELECTRONICS LETTERS | en_US |
dc.citation.volume | 52 | en_US |
dc.citation.spage | 109 | en_US |
dc.citation.epage | 112 | en_US |
dc.contributor.department | 電子工程學系及電子研究所 | zh_TW |
dc.contributor.department | Department of Electronics Engineering and Institute of Electronics | en_US |
dc.identifier.wosnumber | WOS:000368537800009 | en_US |
dc.citation.woscount | 0 | en_US |
顯示於類別: | 期刊論文 |