Full metadata record
DC FieldValueLanguage
dc.contributor.authorWu, BFen_US
dc.contributor.authorLin, CFen_US
dc.date.accessioned2014-12-08T15:18:00Z-
dc.date.available2014-12-08T15:18:00Z-
dc.date.issued2005-12-01en_US
dc.identifier.issn1051-8215en_US
dc.identifier.urihttp://dx.doi.org/10.1109/TCSVT.2005.858610en_US
dc.identifier.urihttp://hdl.handle.net/11536/13021-
dc.description.abstractIn this paper, we propose a high-performance and memory-efficient pipeline architecture which performs the one-level two-dimensional (2-D) discrete wavelet transform (DWT) in the 513 and 9/7 filters. In general, the internal memory size of 2-D architecture highly depends on the pipeline registers of one-dimensional (I-D) DWT. Based on the lifting-based DWT algorithm, the primitive data path is modified and an efficient pipeline architecture is derived to shorten the data path. Accordingly, under the same arithmetic resources, the 1-D DWT pipeline architecture can operate at a higher processing speed (up to 200 MHz in 0.25-mu m technology) than other pipelined architectures with direct implementation. The proposed 2-D DWT architecture is composed of two 1-D processors (column and row processors). Based on the modified algorithm, the row processor can partially execute each row-wise transform with only two column-processed data. Thus, the pipeline registers of 1-D architecture do not fully turn into the internal memory of 2-D DWT. For an N x M image, only 3.5N internal memory is required for the 513 filter, and 5.5N is required for the 9/7 filter to perform the one-level 2-D DWT decomposition with the critical path of one multiplier delay (i.e., N and M indicate the height and width of an image). The pipeline data path is regular and practicable. Finally, the proposed architecture implements the 513 and 9/7 filters by cascading the three key components.en_US
dc.language.isoen_USen_US
dc.subjectJPEG 2000en_US
dc.subjectlifting-based discrete wavelet transform (DWT)en_US
dc.subjecttwo-dimensional (2-D) DWTen_US
dc.titleA high-performance and memory-efficient pipeline architecture for the 5/3 and 9/7 discrete wavelet transform of JPEG2000 codecen_US
dc.typeArticleen_US
dc.identifier.doi10.1109/TCSVT.2005.858610en_US
dc.identifier.journalIEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS FOR VIDEO TECHNOLOGYen_US
dc.citation.volume15en_US
dc.citation.issue12en_US
dc.citation.spage1615en_US
dc.citation.epage1628en_US
dc.contributor.department電控工程研究所zh_TW
dc.contributor.departmentInstitute of Electrical and Control Engineeringen_US
dc.identifier.wosnumberWOS:000233764000010-
dc.citation.woscount53-
Appears in Collections:Articles


Files in This Item:

  1. 000233764000010.pdf

If it is a zip file, please download the file and unzip it, then open index.html in a browser to view the full text content.