完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Wu, BF | en_US |
dc.contributor.author | Lin, CF | en_US |
dc.date.accessioned | 2014-12-08T15:18:00Z | - |
dc.date.available | 2014-12-08T15:18:00Z | - |
dc.date.issued | 2005-12-01 | en_US |
dc.identifier.issn | 1051-8215 | en_US |
dc.identifier.uri | http://dx.doi.org/10.1109/TCSVT.2005.858610 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/13021 | - |
dc.description.abstract | In this paper, we propose a high-performance and memory-efficient pipeline architecture which performs the one-level two-dimensional (2-D) discrete wavelet transform (DWT) in the 513 and 9/7 filters. In general, the internal memory size of 2-D architecture highly depends on the pipeline registers of one-dimensional (I-D) DWT. Based on the lifting-based DWT algorithm, the primitive data path is modified and an efficient pipeline architecture is derived to shorten the data path. Accordingly, under the same arithmetic resources, the 1-D DWT pipeline architecture can operate at a higher processing speed (up to 200 MHz in 0.25-mu m technology) than other pipelined architectures with direct implementation. The proposed 2-D DWT architecture is composed of two 1-D processors (column and row processors). Based on the modified algorithm, the row processor can partially execute each row-wise transform with only two column-processed data. Thus, the pipeline registers of 1-D architecture do not fully turn into the internal memory of 2-D DWT. For an N x M image, only 3.5N internal memory is required for the 513 filter, and 5.5N is required for the 9/7 filter to perform the one-level 2-D DWT decomposition with the critical path of one multiplier delay (i.e., N and M indicate the height and width of an image). The pipeline data path is regular and practicable. Finally, the proposed architecture implements the 513 and 9/7 filters by cascading the three key components. | en_US |
dc.language.iso | en_US | en_US |
dc.subject | JPEG 2000 | en_US |
dc.subject | lifting-based discrete wavelet transform (DWT) | en_US |
dc.subject | two-dimensional (2-D) DWT | en_US |
dc.title | A high-performance and memory-efficient pipeline architecture for the 5/3 and 9/7 discrete wavelet transform of JPEG2000 codec | en_US |
dc.type | Article | en_US |
dc.identifier.doi | 10.1109/TCSVT.2005.858610 | en_US |
dc.identifier.journal | IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS FOR VIDEO TECHNOLOGY | en_US |
dc.citation.volume | 15 | en_US |
dc.citation.issue | 12 | en_US |
dc.citation.spage | 1615 | en_US |
dc.citation.epage | 1628 | en_US |
dc.contributor.department | 電控工程研究所 | zh_TW |
dc.contributor.department | Institute of Electrical and Control Engineering | en_US |
dc.identifier.wosnumber | WOS:000233764000010 | - |
dc.citation.woscount | 53 | - |
顯示於類別: | 期刊論文 |