完整後設資料紀錄
DC 欄位語言
dc.contributor.authorGarrido, Marioen_US
dc.contributor.authorHuang, Shen-Juien_US
dc.contributor.authorChen, Sau-Geeen_US
dc.contributor.authorGustafsson, Oscaren_US
dc.date.accessioned2017-04-21T06:56:40Z-
dc.date.available2017-04-21T06:56:40Z-
dc.date.issued2016-10en_US
dc.identifier.issn1549-7747en_US
dc.identifier.urihttp://dx.doi.org/10.1109/TCSII.2016.2538119en_US
dc.identifier.urihttp://hdl.handle.net/11536/132659-
dc.description.abstractThis brief presents a new type of fast Fourier transform (FFT) hardware architectures called serial commutator (SC) FFT. The SC FFT is characterized by the use of circuits for bit-dimension permutation of serial data. The proposed architectures are based on the observation that, in the radix-2 FFT algorithm, only half of the samples at each stage must be rotated. This fact, together with a proper data management, makes it possible to allocate rotations only every other clock cycle. This allows for simplifying the rotator, halving the complexity with respect to conventional serial FFT architectures. Likewise, the proposed approach halves the number of adders in the butterflies with respect to previous architectures. As a result, the proposed architectures use the minimum number of adders, rotators, and memory that are necessary for a pipelined FFT of serial data, with 100% utilization ratio.en_US
dc.language.isoen_USen_US
dc.subjectFast Fourier transform (FFT)en_US
dc.subjectpipelined architectureen_US
dc.subjectserial commutator (SC)en_US
dc.titleThe Serial Commutator FFTen_US
dc.identifier.doi10.1109/TCSII.2016.2538119en_US
dc.identifier.journalIEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFSen_US
dc.citation.volume63en_US
dc.citation.issue10en_US
dc.citation.spage974en_US
dc.citation.epage978en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000385411500014en_US
顯示於類別:期刊論文