標題: | A Quantitative Method to Data Reuse Patterns of SIMT Applications |
作者: | Lai, Bo-Cheng Charles Platero, Luis Garrido Kuo, Hsien-Kai 電子工程學系及電子研究所 Department of Electronics Engineering and Institute of Electronics |
關鍵字: | Parallel architectures;cache memory;parallel processing |
公開日期: | 12-七月-2016 |
摘要: | Understanding data reuse patterns of a computing system is crucial to effective design optimization. The emerging Single Instruction Multiple Threads (SIMT) processor adopts a programming model that is fundamentally disparate from conventional scalar processors. There is a lack of analytical approaches to quantify the data reuse of SIMT applications. This paper presents a quantitative method to study the data reuse inherent to SIMT applications. A metric, Data Reuse Degree, is defined to measure the amount of reused data between memory references, and associate each data reuse degree to a temporal distance representing the virtual time of the execution process. The experiments are performed on an abstracted SIMT processor that considers the programming model and runtime specifics. The experiments illustrate diverse data reuse patterns of SIMT applications and explore the impacts of architectural limitations. |
URI: | http://dx.doi.org/10.1109/LCA.2015.2491279 http://hdl.handle.net/11536/133113 |
ISSN: | 1556-6056 |
DOI: | 10.1109/LCA.2015.2491279 |
期刊: | IEEE COMPUTER ARCHITECTURE LETTERS |
Volume: | 15 |
Issue: | 2 |
起始頁: | 73 |
結束頁: | 76 |
顯示於類別: | 期刊論文 |