完整後設資料紀錄
DC 欄位語言
dc.contributor.authorLiu, Chih-Weien_US
dc.contributor.authorOu, Shih-Haoen_US
dc.contributor.authorChang, Kuo-Chiangen_US
dc.contributor.authorLin, Tzung-Chingen_US
dc.contributor.authorChen, Shin-Kaien_US
dc.date.accessioned2017-04-21T06:56:47Z-
dc.date.available2017-04-21T06:56:47Z-
dc.date.issued2016-04en_US
dc.identifier.issn0018-9340en_US
dc.identifier.urihttp://dx.doi.org/10.1109/TC.2015.2441696en_US
dc.identifier.urihttp://hdl.handle.net/11536/133452-
dc.description.abstractBased on an error-flattened, non-uniform-region linear-approximation algorithm, this brief proposes a low-error and a cost-efficient design procedure for realizing an optimized shift-and-add Logarithmic Unit (LU), which uses minimum hardware to meet the desired error constraint for embedded graphics systems. Mathematically, this brief first derives two solutions of the error-flattened algorithm. Subsequently, for an error constraint, the minimum number of approximation regions, n, the corresponding i th interpolation coefficients (a(i), b(i)), and the regional endpoints (x(i-1), x(i)), 1 <= i <= n, are obtained accordingly. Using the unique properties of the logarithmic function, spacing of x(i) is non-uniform to make errors in each region consistent. Carefully examining the cost of the applied add/sub network, a low-cost candidate for a shift-and-add LU is determined. Next, a cost exploration process, which gradually increases n, is performed. A large number of regions results in a more accurate conversion algorithm that might tolerate more implementation errors by using simple hardware whose cost is lower than that of the inferior candidate. After exploring the cost based on error tolerance, the proposed design procedure finally generates a hardware to meet the desired error constraint. Slightly modifying the regional endpoint x(i) increases hardware efficiency at the cost of increased error. Proposed circuits were synthesized in UMC 65RVT CMOS technology. Compared to state-of-the-art shift-and-add logarithmic converters, simulation results reveal that the proposed design saves approximately 12.7-51.1 percent area of polynomial approximation and improves approximately 1-14-dB SNR gain while achieving a tighter error constraint.en_US
dc.language.isoen_USen_US
dc.subjectLogarithmic uniten_US
dc.subjecterror-flatteneden_US
dc.subjectnon-uniform-region linear-approximation algorithmen_US
dc.subjectshift-and-adden_US
dc.titleA Low-Error, Cost-Efficient Design Procedure for Evaluating Logarithms to Be Used in a Logarithmic Arithmetic Processoren_US
dc.identifier.doi10.1109/TC.2015.2441696en_US
dc.identifier.journalIEEE TRANSACTIONS ON COMPUTERSen_US
dc.citation.volume65en_US
dc.citation.issue4en_US
dc.citation.spage1158en_US
dc.citation.epage1164en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000372752600013en_US
顯示於類別:期刊論文