完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Xu, Xiaoxin | en_US |
dc.contributor.author | Luo, Qing | en_US |
dc.contributor.author | Gong, Tiancheng | en_US |
dc.contributor.author | Lv, Hangbing | en_US |
dc.contributor.author | Long, Shibing | en_US |
dc.contributor.author | Liu, Qi | en_US |
dc.contributor.author | Chung, Steve S. | en_US |
dc.contributor.author | Li, Jing | en_US |
dc.contributor.author | Liu, Ming | en_US |
dc.date.accessioned | 2017-04-21T06:50:15Z | - |
dc.date.available | 2017-04-21T06:50:15Z | - |
dc.date.issued | 2016 | en_US |
dc.identifier.isbn | 978-1-5090-0638-0 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/134339 | - |
dc.description.abstract | In low cost vertical resistive switching memory (VRRAM), the inter-layer leakage becomes a serious problem, primarily resulting from the ultimate scaling in the vertical dimension. In this work, for the first time, we present a novel approach of fabricating 3D VRRAM using self-aligned self-selective RRAM to effectively address such challenge. By successfully suppressing the inter-layer leakage, the scaling limit of VRRAM could be extended beyond 5 nm. Other benefits, such as high nonlinearity (> 10(3)), low power consumption (sub-mu A), robust endurance and excellent disturbance immunity, were also demonstrated. | en_US |
dc.language.iso | en_US | en_US |
dc.title | Fully CMOS Compatible 3D Vertical RRAM with Self-aligned Self-selective Cell Enabling Sub-5nm Scaling | en_US |
dc.type | Proceedings Paper | en_US |
dc.identifier.journal | 2016 IEEE SYMPOSIUM ON VLSI TECHNOLOGY | en_US |
dc.contributor.department | 電子工程學系及電子研究所 | zh_TW |
dc.contributor.department | Department of Electronics Engineering and Institute of Electronics | en_US |
dc.identifier.wosnumber | WOS:000390702200032 | en_US |
dc.citation.woscount | 0 | en_US |
顯示於類別: | 會議論文 |