完整後設資料紀錄
DC 欄位語言
dc.contributor.authorLin, Shu-Hsuanen_US
dc.contributor.authorLin, Fu-Toen_US
dc.contributor.authorCheng, Nai-Chenen_US
dc.contributor.authorLiao, Yu-Teen_US
dc.date.accessioned2017-04-21T06:50:06Z-
dc.date.available2017-04-21T06:50:06Z-
dc.date.issued2016en_US
dc.identifier.isbn978-1-4799-5341-7en_US
dc.identifier.issn0271-4302en_US
dc.identifier.urihttp://hdl.handle.net/11536/134366-
dc.description.abstractThis paper presents a 0.8V analog front-end (AFE) with referenceless time-based digitalization architecture for electrocardiogram (ECG) signal acquisition. Compared to the conventional voltage-domain architecture, the proposed AFE achieves a smaller chip area, lower power consumption, and self-calibration without the high-accuracy clock as well as voltage reference. The chip is fabricated using 0.18 mu m CMOS technology and occupies a chip area of 0.84 mm(2). The design attains a variable gain from 35 dB to 47 dB within a bandwidth of 7 kHz and 10-bit time-to-digital conversion while consuming 43.5 mu W at a supply voltage of 0.8V.en_US
dc.language.isoen_USen_US
dc.subjectBio-signal acquisitionen_US
dc.subjecttime-baseden_US
dc.subjectself-timingen_US
dc.subjectanalog front-enden_US
dc.titleA 0.8V, 43.5 mu W ECG Signal Acquisition IC with a Referenceless Time-to-Digital Converteren_US
dc.typeProceedings Paperen_US
dc.identifier.journal2016 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS)en_US
dc.citation.spage1066en_US
dc.citation.epage1069en_US
dc.contributor.department電機工程學系zh_TW
dc.contributor.departmentDepartment of Electrical and Computer Engineeringen_US
dc.identifier.wosnumberWOS:000390094701050en_US
dc.citation.woscount0en_US
顯示於類別:會議論文