完整後設資料紀錄
DC 欄位語言
dc.contributor.authorHsu, Hung-Shengen_US
dc.contributor.authorDuan, Qiu-Yueen_US
dc.contributor.authorLiao, Yu-Teen_US
dc.date.accessioned2017-04-21T06:50:05Z-
dc.date.available2017-04-21T06:50:05Z-
dc.date.issued2016en_US
dc.identifier.isbn978-1-4799-5341-7en_US
dc.identifier.issn0271-4302en_US
dc.identifier.urihttp://hdl.handle.net/11536/134369-
dc.description.abstractThis paper presents a low-power 2.4/5.2GHz concurrent receiver for emerging wireless sensing applications. The RF front-end design includes a concurrent dual-band low noise amplifier (LNA), a stacked mixer and VCO architecture, and variable-gain baseband amplifiers (VGA). Current-reused techniques, by sharing gain stages and stacked components, are explored in the receiver design for the further reduction of power consumption. The prototype chip, which was fabricated in a 0.18 mu m CMOS process, occupies a chip area of 3.67mm(2), including pads and impedance matching networks. At the 2.4GHz band, the proposed receiver achieves a maximum gain of 43dB, a noise figure of 8.9dB, and a 1-dB compression point (P1dB) larger than -34dBm. At the 5.2GHz band, the proposed receiver achieves a maximum gain of 31dB, a noise figure of 16.3dB, and a P1dB larger than -27dBm. The total power consumption is 7.3mW at a supply voltage of 1.2V.en_US
dc.language.isoen_USen_US
dc.subjectCMOSen_US
dc.subjectdual-banden_US
dc.subjectlow poweren_US
dc.subjectcurrent-reuseden_US
dc.titleA Low Power 2.4/5.2GHz Concurrent Receiver Using Current-Reused Architectureen_US
dc.typeProceedings Paperen_US
dc.identifier.journal2016 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS)en_US
dc.citation.spage1398en_US
dc.citation.epage1401en_US
dc.contributor.department電機工程學系zh_TW
dc.contributor.departmentDepartment of Electrical and Computer Engineeringen_US
dc.identifier.wosnumberWOS:000390094701133en_US
dc.citation.woscount0en_US
顯示於類別:會議論文