完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Fang, Han-Chiou | en_US |
dc.contributor.author | Chen, Hung-Cheng | en_US |
dc.contributor.author | Chang, Tian-Sheuan | en_US |
dc.date.accessioned | 2017-04-21T06:50:05Z | - |
dc.date.available | 2017-04-21T06:50:05Z | - |
dc.date.issued | 2016 | en_US |
dc.identifier.isbn | 978-1-4799-5341-7 | en_US |
dc.identifier.issn | 0271-4302 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/134370 | - |
dc.description.abstract | To meet the real time demand of HEVC intra encoding, this paper proposed a fast intra prediction algorithm and its design with a gradient weight controlled block size selection to reduce number of PU (prediction unit) sizes to two. These two PU sizes will be further selectively reduced to one based on its SATD distribution. The simulation results show that the proposed algorithm can save 79% encoding time for all-intra main case compared to HM-9.0rc1, with 3.4% BD-rate increase. The hardware design costs 224K gate count and 1.7KB SRAM for 4Kx2k@30fps processing with TSMC 90 nm CMOS technology when operated at 270 MHz operating frequency. | en_US |
dc.language.iso | en_US | en_US |
dc.subject | intra prediction | en_US |
dc.subject | HEVC | en_US |
dc.subject | hardware design | en_US |
dc.title | Fast Intra Prediction Algorithm and Design for High Efficiency Video Coding | en_US |
dc.type | Proceedings Paper | en_US |
dc.identifier.journal | 2016 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS) | en_US |
dc.citation.spage | 1770 | en_US |
dc.citation.epage | 1773 | en_US |
dc.contributor.department | 電子工程學系及電子研究所 | zh_TW |
dc.contributor.department | Department of Electronics Engineering and Institute of Electronics | en_US |
dc.identifier.wosnumber | WOS:000390094701230 | en_US |
dc.citation.woscount | 0 | en_US |
顯示於類別: | 會議論文 |