完整後設資料紀錄
DC 欄位語言
dc.contributor.authorFang, Han-Chiouen_US
dc.contributor.authorChen, Hung-Chengen_US
dc.contributor.authorChang, Tian-Sheuanen_US
dc.date.accessioned2017-04-21T06:50:05Z-
dc.date.available2017-04-21T06:50:05Z-
dc.date.issued2016en_US
dc.identifier.isbn978-1-4799-5341-7en_US
dc.identifier.issn0271-4302en_US
dc.identifier.urihttp://hdl.handle.net/11536/134370-
dc.description.abstractTo meet the real time demand of HEVC intra encoding, this paper proposed a fast intra prediction algorithm and its design with a gradient weight controlled block size selection to reduce number of PU (prediction unit) sizes to two. These two PU sizes will be further selectively reduced to one based on its SATD distribution. The simulation results show that the proposed algorithm can save 79% encoding time for all-intra main case compared to HM-9.0rc1, with 3.4% BD-rate increase. The hardware design costs 224K gate count and 1.7KB SRAM for 4Kx2k@30fps processing with TSMC 90 nm CMOS technology when operated at 270 MHz operating frequency.en_US
dc.language.isoen_USen_US
dc.subjectintra predictionen_US
dc.subjectHEVCen_US
dc.subjecthardware designen_US
dc.titleFast Intra Prediction Algorithm and Design for High Efficiency Video Codingen_US
dc.typeProceedings Paperen_US
dc.identifier.journal2016 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS)en_US
dc.citation.spage1770en_US
dc.citation.epage1773en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000390094701230en_US
dc.citation.woscount0en_US
顯示於類別:會議論文